Part Number Hot Search : 
2SJ38007 AT1023LE AXLE10S X0402 HZ18BP RN1207 1N4003GP 9870F
Product Description
Full Text Search
 

To Download AD9517-0 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  12- output clock generator with integrated 2.8 ghz vco data sheet ad9517 - 0 rev. e document feedback information furnished by analog devices is believed to be accurate and reliable. however, no responsibility i s assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. specifications subject to change without notice. no license is granted by implication or otherwise under any patent or patent rights of analog devices. trademarks and registered trademarks are the property of their respective owners. one technology way, p.o. box 9106, norwood, ma 02062 - 9106, u.s.a. tel: 781.329.4700 ? 2007C 2013 analog devices, inc. all rights reserved. technical support www.analog.com features low phase noise , phase - locked loop (pll) on -c hip vco tunes from 2.55 ghz to 2.95 ghz external vco/vcxo to 2.4 ghz optional 1 d ifferential or 2 single - ended reference in puts reference monitoring cap ability automatic revertive and manual reference s witchover/holdo ver modes accepts lvpecl, lvds, or cmos references to 250 mhz programmable delays in path to pfd digital or analog lock det ect, selectable 2 pairs of 1.6 ghz lvpecl outputs each output pair shares a 1- to - 32 divider with coarse phase delay a dditive output jitter : 225 f s rms channel - to - channel skew p aired outputs of <10 ps 2 pairs of 800 mhz lvds clock outputs each output pair shares two cascaded 1 - to - 32 dividers with coarse phase delay additive output jitter : 275 fs rms fine delay adjust ( t) on each lvds output each lvds output can be reconfigured as two 250 mhz cmos outputs automatic s ynchronization of all outputs on power - up manual output s ynchronization available available in a 48 - lead lfcsp applications low j itter, low phase noise clock d istribution 10/40/100 gb/sec networking line cards, including sonet, synchronous ethernet, otu2/3/4 f orward error correction (g.710) clocking high speed adcs, dacs, ddss, ddcs, ducs, mxfes high performance wireless transceivers ate and h igh performance ins trumentation general description the ad9517 -0 1 provides a multi - output clock distribution f unction with subpicosecond jitter performance, along with an on - chip pll and vco. the on - chip vco tune s from 2.55 ghz to 2.95 ghz . optionally, an external vco/vcxo of up to 2.4 ghz can be used. the ad9517 -0 emphasizes l ow jitter and phase noise to maxi mize data converter performance , and it can benefit other applications with demanding phase noise and jitter requirements. functional block dia gram refin ref1 ref2 clk lf switchover and monitor pll divider and muxs cp vco status monitor lvpecl lvpecl lvds/cmos lvds/cmos serial control port and digital logic AD9517-0 out0 out1 out2 out3 out4 out5 out6 out7 div/ div/ div/ div/ div/ div/ t t t t 06424-001 figure 1. the ad9517 -0 features four lvpecl outputs (in tw o pairs) and four lvds outputs (in two pairs) . each lvds output can be reconfigured as two cmos outputs. the lvpecl outputs operate to 1.6 ghz , the lvds outputs operate to 800 mhz , and the cmos outputs operate to 250 mhz. for applications that require addi tional outputs, a crystal reference input, zero - delay, or eeprom for automatic configuration at startup, the ad9520 and ad9522 are available. in addition, the ad9516 and ad9518 are similar to the ad95 17 but have a different combination of outputs. each pair of outputs has dividers that allow both the divide ratio and coarse delay (or phase) to be set. the range of division for the lvpecl outputs is 1 to 32. the lvds/cmos outputs allow a range of divisions up to a maximum of 1024. the ad9517 -0 is available in a 48 - lead lfcsp and can be operated from a single 3.3 v supply. an external vco, which requires an extended voltage range, can be acco mmodated by connecting the charge pump su p ply (vcp) to 5 v. a separate lvpe cl power supply can be from 2. 5 v to 3.3 v (nominal) . the ad9517 -0 is specified for operation over the industrial rang e of ? 40 c to +85 c. 1 ad9517 is used throughout the data sheet to refer to all the members of the ad9517 family. however, when ad9517 - 0 is used, it refer s to th at specific member of the ad9517 family.
ad9517 -0 data sheet rev. e | page 2 of 80 table of contents features .............................................................................................. 1 applications ....................................................................................... 1 genera l description ......................................................................... 1 functional block diagram .............................................................. 1 revision history ............................................................................... 3 sp ecifications ..................................................................................... 4 power supply requirements ....................................................... 4 pll characteristics ...................................................................... 4 clock inputs .................................................................................. 6 clock outputs ............................................................................... 6 timing characteristics ................................................................ 8 clock o utput additive phase noise (distribution only; vco divider not used) .............................................................. 9 clock output absolute phase noise (internal vco used) .. 10 clock output absolute time jitter (clock generation using internal vco) .................................................................. 11 clock output absolute time jitter (clock cleanup using internal vco) .................................................................. 11 clock output absolute time jitter (clock generation using external vcxo) .............................................................. 11 clock output additive time jitter (vco divider not used) ..................................................................................... 12 clock output additive time jitter (vco divider used) ..... 12 delay block additive time jitter .............................................. 13 seri al control port ..................................................................... 13 pd , sync , and reset pins ..................................................... 14 ld, status, and refmon pins ............................................ 14 power dissipation ....................................................................... 15 timing diagrams ............................................................................ 16 absolute maximum rat ings .......................................................... 17 thermal resistance .................................................................... 17 esd caution ................................................................................ 17 pin configuration and function descriptions ........................... 18 typical performance characteristics ........................................... 20 terminology .................................................................................... 26 detailed block diagram ................................................................ 27 theory of operation ...................................................................... 28 operational configurations ...................................................... 28 digital lock detect (dld) ....................................................... 37 clock distribution ..................................................................... 41 reset modes ................................................................................ 49 power - down modes .................................................................. 50 serial control port ......................................................................... 51 serial control port pin descriptions ....................................... 51 general operation of serial control port ............................... 51 the instruction word (16 bits) ................................................ 52 msb/lsb first transfers ........................................................... 52 thermal performance .................................................................... 55 control registers ............................................................................ 56 control register map overview .............................................. 56 control register map descriptions ......................................... 59 applications information .............................................................. 76 frequency planning using the ad9517 .................................. 76 using the ad9517 outputs for adc clock applications .... 76 lvpecl clock distribution ..................................................... 77 lvds clock distribution .......................................................... 77 cmos clock distribution ........................................................ 78 outline dimensions ....................................................................... 79 ordering guide .......................................................................... 79
data sheet ad9517 -0 rev. e | page 3 of 80 revision history 3 /13 rev. d to rev. e changes to table 52 ........................................................................ 57 changes to table 57 ........................................................................ 70 1/1 2 rev. c to rev. d changes to table 62 ........................................................................ 75 5/11 rev. b to rev. c changes to features, applications, and general description sections ............................................................................................... 1 change to cprset pin resistor parameter, table 1 .................... 4 changes to table 2 ............................................................................ 4 cha nges to tabl e 4 ............................................................................ 6 change s to logic 1 current and logic 0 current parameters, table 15 ....................................................................... 14 changes to table 20 ........................................................................ 18 change to caption, figure 8 .......................................................... 20 change to caption, figure 15 ........................................................ 21 change to capt ions, figure 25 and figure 26 ............................. 23 added figur e 41; renumbered sequentially ............................... 25 changes to on - chip vco sectio n ............................................... 34 changes to reference switchover section ................................... 35 changes to prescaler section and c hange to comment s/conditions column, table 28 ................................... 36 changes to automatic/internal holdover mode section and frequency status monitors section ....................................... 39 changes to vco calibration section ........................................... 40 changes to clock distribution section ........................................ 41 changes to write section ............................................................... 51 change to the instruction word (16 bits) section .................... 52 change to figure 65 ........................................................................ 53 change to thermal performance section .................................... 55 changes to register addre ss 0x01c, bits[4:3], table 52 ............ 56 changes to a ddress 0x017 , bits[1:0] and address 0x018 , bits[2:0] , table 54 ............................................................................ 62 changes to register address 0x01c, bits[5:1], table 54 ............ 64 change to lvpecl clock distribution section ......................... 77 5/10 rev. a to rev. b changes to default values of lvds/cmos outputs section in table 52 .......................................................................... 56 changes to register 0x140, bit 0; register 0x142, bit 0; register 0x143, bit 0 in table 57 ................................................... 69 updated outline dimensions, changes to ordering guide ..... 78 12/09 rev. 0 to rev. a added 48 - lead lfcsp package (cp - 48- 8) .................... universal changes to feature s , appli cations, and general description ..... 1 change to cprset pin resistor parameter ................................ .. 4 changes to table 4 ............................................................................ 6 changes to v cp supply parameter ................................................. 14 changes to table 19 ........................................................................ 16 added exposed paddle notation to figure 6; changes to table 20 ............................................................................................. 17 change to high frequency clock di stribution clk or external vco > 1600 mh z section; change to tabl e 22 .......... 27 changes to table 24 ........................................................................ 29 change to configuration and register settings section ........... 31 change to phase frequency detector (pfd) section ................ 32 changes to charge pump (cp), on - chip vco, pll exte rnal loop filter, and pll reference inputs sections ......... 33 change to figure 46; added figure 47 ......................................... 33 changes to reference switchover and vcxo/vco feedback divider n p, a, b, r sections .................................... 34 changes to table 28 ........................................................................ 35 change to holdover section .......................................................... 37 changes to vco calib ration section ........................................... 39 changes to clock distribution section ........................................ 40 change to clock frequency division section; change to table 34 .......................................................................... 41 changes to channel dividers lvds/cmos outputs section; change to table 39 ........................................................... 43 change to write section ................................................................ 50 change to msb/lsb first t ransfers ............................................. 51 change to figure 64 ........................................................................ 52 added thermal performance section .......................................... 54 changes to 0x003 register address .............................................. 55 ch anges to table 53 ........................................................................ 58 changes to table 54 ........................................................................ 59 changes to table 55 ........................................................................ 65 changes to table 56 ........................................................................ 67 changes to table 57 ........................................................................ 69 changes to table 58 ........................................................................ 71 changes t o tabl e 59 ........................................................................ 72 changes to table 60 and table 61 ................................................. 74 added frequency planning using the ad9517 section ............ 75 changes to figure 70 a nd figure 72; added figure 71 .............. 76 changes to lvds clock distribution section ............................ 76 added exposed paddle notation to outline dimensions ......... 78 changes to ordering guide ........................................................... 78 7/07 revision 0: initial version
ad9517 -0 data sheet rev. e | page 4 of 80 specifications typical is given for v s = v s_lvpecl = 3.3 v 5%; v s v cp 5.25 v; t a = 25c; r set = 4.12 k?; cp rset = 5.1 k? , unless otherwise no ted. minimum and maximum values are given over full v s and t a (?40c to +85c) variation. power supply requir e ments table 1. parameter min typ max unit test conditions/comments v s 3.135 3.3 3.465 v 3.3 v 5% v s_lvpecl 2.375 v s v n ominally 2.5 v to 3.3 v 5% v cp v s 5.25 v n ominally 3.3 v to 5.0 v 5% rset pin resistor 4.12 k? sets internal biasing curr ents; connect to ground cprset pin resistor 2. 7 5.1 10 k? sets internal cp current range, nomin ally 4.8 ma (cp_lsb = 600 a); actual current can be calculated by cp_lsb = 3.06/cprset; connect to ground bypass pin capacitor 220 nf bypass for internal ldo regulator; necessary for l do stability; connect to ground pll characteristics table 2. parameter min typ max unit test conditions/c omments vco ( on - chip ) frequency range 2550 2950 mhz see figure 15 vco gain (k vco ) 50 mhz/v see figure 10 tuning voltage (v t ) 0.5 v cp ? 0.5 v v cp v s when using internal vco ; o utside of this range, the cp spurs may increase due to cp up/down mismatch frequency pushing (open loop) 1 mhz/v phase noise at 100 khz offset ?10 5 dbc/hz f = 2800 mhz phase noise at 1 mhz offset ?123 dbc/hz f = 2800 mhz reference inputs differential mode (refin, refin ) differentia l mode (can accommodate single - ended input by ac grounding undriven input) input frequency 0 250 mhz frequencies below about 1 mhz should be dc - coupled; be careful to match v cm (s elf - bias voltage) input sensitivity 250 mv p -p pll figure of merit (fom) increase s with increasing slew rate (s ee figure 14 ) ; the input sensitivity is sufficient for ac - coupled lvds and l vpecl signals self - bias voltage, refin 1.35 1.60 1.75 v self - bias voltage of refin 1 self - bias voltage, refin 1.30 1.50 1.60 v self - bias voltage of refin 1 input resistance, refin 4.0 4 .8 5.9 k? self - biased 1 input resistance, refin 4.4 5.3 6.4 k? self - biased 1 dual single - ended mode (ref1, ref2) two single - ended cmos - compatible inputs input frequency (ac - coupled) 20 250 mhz slew rate > 50 v/s input frequency (dc - coupled) 0 250 mhz slew rate > 50 v/s; cmos levels input sensitivity (ac - coupled) 0.8 v p -p should not exceed v s p-p input logic high 2.0 v input logic low 0.8 v input current ?10 0 +100 a pulse width high/l ow 1. 8 ns this value determines the allowable input duty cycle and is the amount of time that a square wave is high/low input capacitance 2 pf each pin, refin/ refin (ref1/ref2) phase/frequency detector (pfd) pfd input frequency 100 mhz antibackla sh pulse width = 1.3 ns, 2.9 ns 45 mhz an tibacklash pulse width = 6.0 ns antibacklash pulse width 1.3 ns register 0x 0 17[1:0] = 01b 2.9 ns register 0x0 17[1:0] = 00b; register 0x 0 17[1:0] = 11b 6.0 ns register 0x 0 17[1:0] = 10b
data sheet ad9517 -0 rev. e | page 5 of 80 parameter min typ max unit test conditions/c omments charge pump (cp) cp v is cp pin voltage ; v cp is charge pump power supply voltage i cp sink/source programmable high value 4.8 ma with cp rset = 5.1 k? low value 0.60 ma absolute accuracy 2.5 % cp v = v cp / 2 v cp rset range 2.7/10 k? i cp high impedance mode leakage 1 na sink - and - source current matching 2 % 0.5 < cp v < v cp ? 0.5 v i cp vs. cp v 1.5 % 0.5 < cp v < v cp ? 0.5 v i cp vs. temperature 2 % cp v = v cp /2 v prescaler (part of n divider) see the vcxo/vco feedback divider n p, a, b, r section prescaler input frequency p = 1 fd 300 mhz p = 2 fd 600 mhz p = 3 fd 900 mhz p = 2 dm (2/3) 2 00 mhz p = 4 dm (4/5) 1000 mhz p = 8 dm (8/9) 2400 m hz p = 16 dm (16/17) 3000 mhz p = 32 dm (32/33) 3000 mhz prescaler output frequency 300 mhz a, b counter input frequency (prescaler input frequency divided by p) pll divider delays register 0x 0 19: r , bits[5:3]; n , bits [ 2:0 ] ; see table 54 000 o ff ps 001 330 ps 010 440 ps 011 550 ps 100 660 ps 101 770 ps 110 880 ps 111 990 ps noise characteristics in- band phase noise of the charge pump/phase frequency detector (in - band is wit hin t he lbw of the pll) the pll in - band phase noise f loor is estimated by measuring the in - ba nd phase noise at the output of the vco and subtracting 20 log(n) (where n is the value of the n divider) at 500 khz pfd frequency ?165 dbc/hz at 1 mhz pfd frequency ?162 dbc/hz at 10 mhz pfd frequency ?151 dbc/hz at 50 mhz pfd frequency ?143 dbc/hz pll figure of merit (fom) ?220 dbc/hz reference sl ew rate > 0.25 v/ns; fom + 10 log (f pfd ) is an approxi - mation of the pf d/cp in - band phase noise (in t he flat region) inside the pll loop bandwidth ; w hen running closed - loop, the phase noise, as observed at the vco output, is increased by 20 log(n ) pll digital lock detect window 2 signal available at ld, status, and refmon pins when selected b y appropriate register settings required to lock (coincidence of edges) selected by register 0x 0 17[1:0] and register 0x 0 18[4] low range (abp 1.3 ns, 2.9 ns) 3.5 ns register 0x 0 17[1:0] = 00b, 01b, 11b; register 0x 0 18[4] = 1b h igh range (abp 1.3 ns, 2.9 ns) 7.5 ns register 0x 0 17[1:0] = 00b, 01b, 11b; register 0x 0 18[4] = 0b high range (abp 6 .0 ns) 3.5 ns register 0x 0 17[1:0] = 10b; register 0x 0 18[4] = 0b to unlock after lock (hysteresis) 2 low range (abp 1.3 ns, 2.9 ns) 7 ns register 0x 0 17[1:0] = 00b, 01b, 11b; register 0x 0 18 [4] = 1b high range (abp 1.3 ns, 2.9 ns) 15 ns register 0x 0 17[1:0] = 00b, 01b, 11b; register 0x 0 18[4] = 0b high range (abp 6 .0 ns) 11 ns register 0x 0 17[1:0] = 10b; register 0x 0 18[4] = 0b 1 refin and re fin self - bias points are offset slightly to avoid chatter on an open input condition. 2 for reliable operation of the digital lock detect, the period of the pfd frequency must be greater than the unlock - after - lock time.
ad9517 -0 data sheet rev. e | page 6 of 80 clock input s table 3. parameter min typ max unit test conditions/comments clock inputs (clk, clk ) differential input input frequency 0 1 2.4 ghz high frequency distribution (vco divider) 0 1 1.6 ghz distribution only (vco divider bypassed) input sensitivity, differential 150 mv p -p measured at 2.4 ghz; j itter performance is improved with slew rates > 1 v/ns input level, differential 2 v p -p larger voltage swings may turn on the protection diodes and may degrade jitter performance input common - mode voltage, v cm 1.3 1.57 1.8 v self - biased; enables ac coupling input common - mode range, v cmr 1.3 1.8 v wit h 200 mv p - p signal applied; dc -c oupled input sensitivity, single - ended 150 mv p -p clk ac - coupled; clk ac - bypassed to rf ground input resistance 3.9 4.7 5.7 k? self - biased input capacitance 2 pf 1 below about 1 mhz, the input sh ould be dc - coupled. care should be taken to match v cm . clock outputs table 4. parameter min typ max unit test conditions/comments lvpecl clock outputs termination = 50 ? to v s ? 2 v out0, out1, out2, out3 differential (out, out ) output frequency, maximum 2950 mhz using direct to output; s ee figure 25 for peak - to - peak differential amplitude output high voltage (v oh ) v s_lvpecl ? 1.12 v s_lvpecl ? 0.98 v s_lvpecl ? 0.84 v output lo w voltage (v ol ) v s_lvpecl ? 2.03 v s_lvpecl ? 1.77 v s_lvpecl ? 1.49 v output differential voltage (v od ) 550 790 980 mv this is v oh ? v ol for each leg of a differential pair for default amplitude setting with driver not toggling; the peak -to - peak amplitude measured using a differential probe across the differential pair with the driver toggling is roughly 2 these values (s ee figure 25 for variation over frequency ) lvds clock outputs differential termination 100 ? at 3.5 ma out 4 , out 5 , out 6 , out 7 differential (out, out ) output frequency 800 mhz the ad9517 outputs toggle at higher frequencies, but the output amplitude may not meet the v od s pecification ; see figure 26 output differential voltage (v od ) 247 360 454 mv v oh ? v ol measurement across a differential pair at the default amplitude setting with output driver not toggling; see figure 26 for variation over frequency delta v od 25 mv this is the ab solute value of the difference between v od when the normal output is high vs. when the complementary output is high output offset voltage (v os ) 1.125 1.24 1.375 v (v oh + v ol )/2 across a differential pair delta v os 25 mv this is the ab solute value of the difference between v os when the normal output is high vs. when the complementary output is high short - circuit current (i sa , i sb ) 14 24 ma output shorted to gnd
data sheet ad9517 -0 rev. e | page 7 of 80 parameter min typ max unit test conditions/comments cmos clock outputs out4 a, out4b, out5a, out5b, out6a, out6b, out7a, out7b single - ended; termination = 10 pf output freq uency 250 mhz s ee figure 27 output voltage high (v oh ) v s ? 0.1 v at 1 ma load low (v ol ) 0.1 v at 1 ma load source current e xceeding these values can result in damage to the part static 20 ma dynamic 16 ma sink current e xceeding these values can result in damage to the part static 8 ma dynamic 16 ma
ad9517 -0 data sheet rev. e | page 8 of 80 timing characteristi cs table 5. parameter min typ max unit test conditions/comments lvpecl termination = 50 ? t o v s ? 2 v; level = 810 mv output rise time, t rp 70 180 ps 20% to 80%, measured differentially output fall time, t fp 70 180 ps 80% to 20%, measured differentially propagation delay, t pecl , clk - to - lvpecl out put high frequency clock distribution c onfiguration 835 995 1180 ps see figure 43 clock distribution configuration 773 933 109 0 ps see figure 45 variation with temperature 0.8 ps/c output skew, lvpecl outputs 1 lvpecl outputs t hat share the same divider 5 15 ps lvpecl outputs on different dividers 13 40 ps all lvpecl outputs across multiple parts 220 ps lvds termination = 100 ? differential; 3.5 ma output rise time, t rl 170 350 ps 20% to 80%, measured differentially 2 output fall time, t fl 160 350 ps 20% to 80%, measured differentially 2 propagation delay, t lvds , clk - to -lvds output delay off on all outputs for all divide values 1. 4 1.8 2.1 ns variation with temperature 1.25 ps/c output skew, lvds outputs 1 delay off on all outputs lvds outputs that share the same divider 6 62 ps lvds outputs on different dividers 25 150 ps all lvds outputs across multiple parts 430 ps cmos termination = open output rise time, t rc 495 1000 ps 20% to 80%; c load = 10 pf output fall time, t fc 475 985 ps 80% to 20%; c load = 10 pf pro pagation delay, t cmos , clk - to - cmos output fine d elay off for all divide values 1.6 2.1 2.6 ns variation with temperature 2.6 ps/c output skew, cmos outputs 1 fine d elay off cmos outputs that share the same di vider 4 66 ps all cmos outputs on different dividers 28 180 ps all cmos outputs across multiple parts 675 ps delay adjust 3 lvds and cmos shortest delay range 4 register 0x 0 a1 (0x 0 a4, 0x 0a 7, 0x 0 aa) , bits [5:0] = 101111b zero scale 50 315 6 80 ps register 0x 0 a2 (0x 0 a5, 0x 0 a8, 0x 0 ab) , bits [5:0] = 000000b full scale 540 880 1180 ps register 0x 0 a2 (0x 0 a5, 0x 0 a8, 0x 0 ab) , bits [5:0] = 101111b longest delay range 4 register 0x 0 a1 (0x 0 a4, 0x 0 a7, 0x 0 aa) , bits [5:0] = 000000b zero scale 200 570 950 ps register 0x 0 a2 (0x 0 a5, 0x 0 a8, 0x 0 ab) , bits [5:0] = 000000b quarter scale 1.72 2.31 2.89 ns register 0x 0 a2 (0x 0 a5, 0x 0 a8, 0x 0 ab) , bits [5:0] = 001100b full scale 5.7 8.0 10.1 ns register 0x 0 a2 (0x 0 a5, 0x 0 a8, 0x 0 ab) , bits [ 5:0] = 101111b delay variation with temperature short delay range 5 zero scale 0.23 ps/c full scale ? 0.02 ps/c long delay range 5 zero scale 0.3 ps/c full scale 0.24 ps/c 1 this is the difference between any two similar delay paths while operating at the same voltage and temperature. 2 corresponding cmos drivers set to a for noninverting and b for inverting. 3 the maxim um delay that can be used is a little less than one - half the period of the clock. a longer delay disables the output. 4 incremental delay; does not include propagation delay. 5 all delays between zero scale and full scale can be estimated by linear interpo lation.
data sheet ad9517 -0 rev. e | page 9 of 80 clock output additive phase noise (distribution o nly; vco divider not used) table 6. parameter min typ max unit test conditions/comments clk - to - lvpecl additive phase noise distr ibution section only; does not include pll and vco clk = 1 ghz, output = 1 ghz input slew rate > 1 v/ns divider = 1 at 10 hz offset ?109 dbc/hz at 100 hz offset ?118 dbc/hz at 1 khz offset ?130 dbc/hz at 10 khz offset ?139 dbc/hz at 100 khz offset ?144 dbc/hz at 1 mhz offset ?146 dbc/hz at 10 mhz offset ?147 dbc/hz at 100 mhz offset ?149 dbc/hz clk = 1 gh z, output = 200 mhz input slew rate > 1 v/ns divider = 5 at 10 hz offset ?120 dbc/hz at 100 hz offset ?126 dbc/hz at 1 khz offset ?139 dbc/hz at 10 khz offset ?150 dbc/hz at 100 khz offset ?155 dbc/hz at 1 mhz offset ?157 d bc/hz >10 mhz offset ?157 dbc/hz clk- to - lvds additive phase noise distr ibution section only; does not include pll and vco clk = 1.6 ghz, output = 800 mhz input slew rate > 1 v/ns divider = 2 at 10 hz offset ?103 dbc/hz at 100 hz o ffset ?110 dbc/hz at 1 khz offset ?120 dbc/hz at 10 khz offset ?127 dbc/hz at 100 khz offset ?133 dbc/hz at 1 mhz offset ?138 dbc/hz at 10 mhz offset ?147 dbc/hz at 100 mhz offset ?149 dbc/hz clk = 1.6 ghz, output = 400 mhz input slew rate > 1 v/ns divider = 4 at 10 hz offset ?114 dbc/hz at 100 hz offset ?122 dbc/hz at 1 khz offset ?132 dbc/hz at 10 khz offset ?140 dbc/hz at 100 khz offset ?146 dbc/hz at 1 mhz offset ?150 dbc/hz >10 mhz offset ?155 dbc/hz clk - to - cmos additive phase noise distr ibution section only; does not include pll and vco clk = 1 ghz, output = 250 mhz input slew rate > 1 v/ns divider = 4 at 10 hz offset ?110 dbc/hz at 100 hz offset ?120 dbc/hz at 1 khz offset ?127 dbc/hz at 10 khz offset ?136 dbc/hz at 100 khz offset ?144 dbc/hz at 1 mhz offset ?147 dbc/hz >10 mhz offset ?154 dbc/hz
ad9517 -0 data sheet rev. e | page 10 of 80 parameter min typ max unit test conditions/comments clk = 1 ghz, output = 50 mhz input slew rate > 1 v/ns divider = 20 at 10 hz offset ?12 4 dbc/hz at 100 hz offset ?134 dbc/hz at 1 khz offset ?142 dbc/hz at 10 khz offset ?151 dbc/hz at 100 khz offset ?157 dbc/hz at 1 mhz offset ?160 dbc/hz >10 mhz offset ?163 dbc/hz clock output absolut e phase noise (inter nal vco used) table 7. parameter min typ max unit test conditions/comments lvpecl absolute phase noise internal vco; d irect to lvpecl o utput vco = 2.95 ghz; output = 2.95 ghz at 1 khz offset ?47 dbc/hz at 10 khz offset ?78 dbc/hz at 100 khz offset ?104 dbc/hz at 1 mhz offset ?122 dbc/hz at 10 mhz offset ?140 dbc/hz at 40 mhz offset ?146 dbc/hz vco = 2.75 ghz; output = 2.75 ghz at 1 khz offset ?49 dbc/hz at 10 khz offset ?79 dbc/hz at 100 khz offset ?105 dbc/hz at 1 mhz offset ?123 dbc/hz at 10 mhz offset ?141 dbc/hz at 40 mhz offset ?146 dbc/hz vco = 2.55 ghz; output = 2.55 ghz at 1 khz offset ?51 dbc/hz at 10 khz offset ?80 dbc/hz at 100 khz offset ?106 dbc/hz at 1 mhz offset ?125 dbc/hz at 10 mhz offset ?142 dbc/hz at 40 mhz offset ?146 dbc/hz
data sheet ad9517 -0 rev. e | page 11 of 80 clock output a b solute time jitter (clock generation using internal vco) table 8. parameter min typ max unit test conditions/comme nts lvpecl output absolute time jitter application example based on a typical setup where the reference source is clean, so a wider pll loop bandwidth is used ; r eference = 15.36 mhz; r = 1 vco = 2.95 ghz; lvpecl = 491.52 mhz; pll lbw = 75 khz 148 fs rms inte gration bw = 200 khz to 10 mhz 342 fs rms int egration bw = 12 khz to 20 mhz vco = 2.95 ghz; lvpecl = 122.88 mhz; pll lbw = 75 khz 212 fs rms integration bw = 200 khz to 10 mhz 320 fs rms integration bw = 12 khz to 20 mhz vco = 2.70 ghz; lvpecl = 122.88 mhz; pll lbw = 187 khz 184 fs rms integration bw = 200 khz to 10 mhz 304 fs rms integration bw = 12 khz to 20 mhz vco = 2.70 ghz; lvpecl = 61.44 mhz; pll lbw = 187 khz 221 fs rms integration bw = 200 khz to 10 mhz 345 fs rms integration bw = 12 khz to 20 mhz vco = 2.58 ghz; lvpecl = 61.44 mhz; pll lbw = 75 khz 210 fs rms integration bw = 200 khz to 10 mhz 334 fs rms integration bw = 12 khz to 20 mhz clock output a b solute time jitter (c lock cleanup using internal vco ) table 9. parameter min typ max unit test conditions/comments lvpecl output absolute time jitter application example based on a typical setup where the reference source is jittery, so a narrower pll loop bandwidth is used ; r efe rence = 19.44 mhz; r = 1 vco = 2.80 ghz; lvpecl = 155.52 mhz; pll lbw = 12.8 khz 513 fs rms int egration bw = 12 khz to 20 mhz vco = 2.95 ghz; lvpecl = 77.76 mhz; pll lbw = 12.8 khz 544 fs rms int egration bw = 12 khz to 20 mhz clock output a b solute time jitter (clock generation using external vcxo ) table 10. parameter min typ max unit test conditions/comments lvpecl output absolute time jitter application example based on a typical setup using an external 245.76 mhz vcxo (toyocom tco - 2112) ; r eference = 15.36 mhz; r = 1 lvpecl = 245.76 mhz; pll lbw = 125 hz 54 fs rms int egration bw = 200 khz to 5 mhz 77 fs rms inte gration bw = 200 khz to 10 mhz 109 fs rms int egration bw = 12 khz to 20 mhz lvpecl = 122.88 mhz; p ll lbw = 125 hz 79 fs rms int egration bw = 200 khz to 5 mhz 114 fs rms integr ation bw = 200 khz to 10 mhz 163 fs rms int egration bw = 12 khz to 20 mhz lvpecl = 61.44 mhz; pll lbw = 125 hz 124 fs rms int egration bw = 200 khz to 5 mhz 176 fs rms inte gration bw = 200 khz to 10 mhz 259 fs rms integration bw = 12 khz to 20 mhz
ad9517 -0 data sheet rev. e | page 12 of 80 clock output additive time jitter (vco divider not used) table 11. parameter min typ max unit test conditions/comments lvpecl output addit ive time jitter distribution section only; does not include pll and vco ; uses r ising edge of clock signal clk = 622.08 mhz; lvpecl = 622.08 mhz; divider = 1 40 fs rms bw = 12 khz to 20 mhz clk = 622.08 mhz; lvpecl = 155.52 mhz; divider = 4 80 fs rms bw = 12 khz to 20 mhz clk = 1 .6 ghz; lvpecl = 100 mhz; divider = 1 6 215 fs rms calculated from snr of adc method ; dcc not used for even divides clk = 500 mhz; lvpecl = 100 mhz; divider = 5 245 fs rms calculated from snr of adc method ; dcc on lvd s output additive time jitter distribution section only; does not include pll and vco ; uses r ising edge of clock signal clk = 1.6 ghz; lvds = 800 mhz; divider = 2 ; vco divider not u sed 85 fs rms bw = 12 khz to 20 mhz clk = 1 ghz; lvds = 200 mhz; d ivider = 5 113 fs rms bw = 12 khz to 20 mhz clk = 1 .6 ghz; lvds= 100 mhz; divider = 16 280 fs rms calculated from snr of adc method ; dcc not used for even divides cmos output additive time jitter distr ibution section only; does not include pll an d vco ; uses r ising edge of clock signal clk = 1 .6 ghz; cmos = 100 mhz; divider = 1 6 365 fs rms calculated from snr of adc method ; dcc not used for even divides clock output additive time jitter (vco d ivider used) table 12. par ameter min typ max unit test conditions/comments lvpecl output additive time jitter distribution sec tion only; does not include pll and vco ; u ses rising edge of c lock signal clk = 2.4 ghz; vco div = 2; lvpecl = 100 mhz; divider = 12 ; duty - cycle corre ction = off 210 fs rms cal culated from snr of adc method lvds output additive time jitter distribution section only; does not inclu de pll and vco ; uses r ising edge of clock signal clk = 2.4 ghz; vco div = 2; lvds = 100 mhz; divider = 12 ; duty - cycle correction = off 285 fs rms calculated from snr of adc method cmos output additive time jitter distribution section only; does no t include pll and vco ; uses r ising edge of clock signal clk = 2.4 ghz; vco div = 2; cmos = 100 mhz; divider = 12 ; dut y- cycle correction = off 350 fs rms calculated from snr of adc method
data sheet ad9517 -0 rev. e | page 13 of 80 delay block additive time jitter table 13. parameter min typ max unit test conditions/comments delay block additive time jitter 1 incremental additive jit ter 100 mhz output delay (1600 a, 0x 1c) fine adj. 000000 b 0.54 ps rms delay (1600 a, 0x 1c) fine adj. 101111 b 0.60 ps rms delay (800 a, 0x 1c) fine adj. 000000 b 0.65 ps rms delay (800 a, 0x 1c) fine adj. 101111 b 0.85 ps rms delay (8 00 a, 0x 4c) fine adj. 000000 b 0.79 ps rms delay (800 a, 0x 4c) fine adj. 101111 b 1.2 ps rms delay (400 a, 0x 4c) fine adj. 000000 b 1.2 ps rms delay (400 a, 0x 4c) fine adj. 101111 b 2.0 ps rms delay (200 a, 0x 1c) fine adj. 000000 b 1.3 ps rms delay (200 a, 0x 1c) fine adj. 101111 b 2.5 ps rms delay (200 a, 0x 4c) fine adj. 000000 b 1.9 ps rms delay (200 a, 0x 4c) fine adj. 101111 b 3.8 ps rms 1 this value is incremental. that is, it is in addition to the jitter of the lvds or cmos output without the delay. to estimate the total jitter, the lvds or cmos output jitter should be added to this value using the root sum of the squares (rss) m ethod. serial control port table 14. parameter min typ max unit test conditions/comments cs (input ) cs has an internal 30 k? pull - up resistor input logic 1 voltage 2.0 v input logic 0 voltage 0.8 v input logic 1 current 3 a input logic 0 current 110 a input capacitance 2 pf sclk (input) sclk has an internal 30 k? pull - down resistor input logic 1 voltage 2.0 v input logic 0 voltage 0.8 v input logic 1 current 110 a input logic 0 current 1 a input capacitance 2 pf sdio (when in put) input logic 1 voltage 2.0 v input logic 0 voltage 0.8 v input logic 1 current 10 na input logic 0 current 20 na input capacitance 2 pf sdio, sdo (outputs) output logic 1 voltage 2.7 v output logic 0 voltage 0.4 v timing clock rate (sclk, 1/t sclk ) 25 mhz pulse width high, t high 16 ns pulse width low, t low 16 ns sdio to sclk setup, t ds 2 ns sclk to sdio hold, t dh 1.1 ns sclk to valid sdio and sdo, t dv 8 ns cs to sclk setup and hold, t s , t h 2 ns cs minimum pulse width high, t pwh 3 ns
ad9517 -0 data sheet rev. e | page 14 of 80 pd , sync , and reset pins table 15. parameter min typ max unit test conditions/c omments input characteristics these pins each have a 30 k? internal pull - up resistor logic 1 voltage 2.0 v logic 0 voltage 0.8 v logic 1 current 1 a logic 0 current 110 a capacitance 2 pf reset timing pulse width low 50 ns sync timing pulse width low 1.5 high speed clock cycles high speed clock is clk input signal ld, status, and refmon pins table 16. parameter min typ max unit test conditions/comments output characteristics w hen selected as a digital output (cmos); there are other modes in which these pins are not cmos digital output s ; s ee table 54 , register 0x 0 17, register 0x 0 1a, and register 0x 0 1b output voltage high (v oh ) 2.7 v output voltag e low (v ol ) 0.4 v maximum toggle rate 100 mhz applies when mux is set to any divider or counter output, or pfd up/down pulse ; a lso applies in analog lock detect mode ; u sually debug mode only ; b eware that spurs may couple to output when any of these pins are toggling analog lock detect capacitance 3 pf on- chip capacitance; used to calculate rc time constant for analog lock detect readback ; use a pull - up resistor ref1 , ref2 , and vco frequency status monitor normal range 1.02 m hz freque ncy above which the monitor always indicate s the presen ce of the reference extended range (ref1 and ref2 only) 8 khz frequency above which the monitor always indicate s the presence of the reference ld pin comparator trip point 1.6 v hysteres is 260 mv
data sheet ad9517 -0 rev. e | page 15 of 80 power dissipation table 17. parameter min typ max unit test conditions/comments power dissipation , chip power - on de fault 1.0 1.2 w no clock; no programming; default register values ; d oes not include power d issipated in external resistors full ope ration; cmos o utputs at 229 mhz 1.4 2.0 w pll on; i nternal vco = 2750 mhz; vco divider = 2; all channel dividers on; four lvpecl outputs at 687.5 mhz; eight cmos outputs (10 pf load) at 229 mhz; all fine delay on , maximum current ; d oes not include power dissipated in external resisto rs full o peration; lvds o utputs at 200 mhz 1.4 2.1 w pll on; i nternal vco = 2800 mhz, vco divider = 2; all channel dividers on; four lvpecl outputs at 700 mhz; four lvds outputs at 200 mhz; all fine delay on, maximum current ; d oes not include power dissipated in external resistors pd power - down 75 185 mw pd pin pulled low ; d oes not include power dissipated in terminations pd po wer - down, m ax imum s leep 31 mw pd pin pulled low ; pll power - down , register 0x 0 10[1:0] = 01b ; sync power - down , register 0x230[2] = 1b ; ref for d istribution power - down , register 0x230[1] = 1b v cp s upply 4 4.8 mw pll operating; ty pical cl osed - loop configuration power deltas , individual functions p ower delta when a function is enab led/disabled vco divider 30 mw vco divider bypassed refin ( d ifferential) 20 mw all references off to differential reference enabled ref1, ref2 ( single - end ed) 4 mw all references off to ref1 or ref2 enabled; differential reference not enabled vco 70 mw clk input selected to vco selected pll 75 mw pll off to pll on, normal operation; no reference enabled channel divider 30 mw divider b ypassed to divide -by - 2 to divide -by -32 lvpecl channel (divider p lus output driver) 160 mw no lvpecl output on to one lvpecl output on , independent of frequency lvpecl driver 90 mw second lvpecl output turned on , same channel lvds channel (divider p lus outp ut driver) 120 mw no lvds output on to one lvds output on ; see figure 8 for dependence on output frequency lvds driver 50 mw second lvds output turned on , same channel cmos channel (divider p lus output driver) 100 mw stati c ; n o cmos output on to one cmos output on ; see figure 9 for variation over output frequency cmos driver (s econd in p air) 0 mw static ; s econd cmos output, same pair, turned on cmos driver ( first in se cond p air) 30 mw static ; f irst output, sec ond pair, turned on fine delay block 50 mw delay block off to delay block enabled; maximum current setting
AD9517-0 data sheet rev. e | page 16 of 80 timing diagrams cl k t cmos t clk t lvds t pecl 06424-060 figure 2. clk/ clk to clock output timing, div = 1 differential lvpecl 80% 20% t rp t fp 06424-061 figure 3. lvpecl timing, differential differential lvds 80% 20% t rl t fl 06424-062 figure 4. lvds timing, differential single-ended cmos 10pf load 80% 20% t rc t fc 06424-063 figure 5. cmos timing, si ngle-ended, 10 pf load
data sheet ad9517 -0 rev. e | page 17 of 80 absolute maximum rat ings table 18. parameter rating vs, vs_lvpecl to gnd ?0.3 v to +3.6 v vcp to gnd ?0.3 v to +5.8 v refin, refin to gnd ?0.3 v to v s + 0.3 v refin to refin ?3.3 v to +3.3 v rset to gnd ?0.3 v to v s + 0.3 v cprset to gnd ?0.3 v to v s + 0.3 v clk, clk t o gnd ?0.3 v to v s + 0.3 v clk to clk ?1.2 v to +1.2 v sclk, sdio, sdo, cs to gnd ?0.3 v to v s + 0.3 v out0, out0 , out1, out1 , out2, out2 , out3, out 3 ,out4, out4 , out5, out5 , out6, out6 , out7, out7 to gnd ?0.3 v to v s + 0.3 v sync to gnd ?0.3 v to v s + 0.3 v refmon, status, ld to gnd ?0.3 v to v s + 0.3 v jun ction temperature 1 150c storage temperature range ?65c to +150c lead temperature (10 sec) 300c 1 see table 19 for ja . stresses above those listed under absolute maximum ratings may cause permanent damage to the device. this is a stress rating only; functional operation o f the device at these or any other conditions above those indicated in the operational section of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. thermal resistance table 19 . package type 1 ja unit 48- lead lfcsp 24.7 c/w 1 thermal impedance measurements were taken on a 4 - layer board in still air in accordance with eia/jesd51 -2. esd caution
ad9517 -0 data sheet rev. e | page 18 of 80 pin configuration and function descripti ons 13 14 15 16 17 18 19 20 21 22 23 24 sclk cs sdo sdio reset pd out2 out2 vs_lvpecl out3 out3 vs 48 47 46 45 44 43 42 41 40 39 38 37 refin (ref1) refin (ref2) cprset vs rset vs out0 out0 vs_lvpecl out1 out1 vs 1 2 3 4 5 6 7 8 9 10 11 12 35 36 34 33 32 31 30 29 28 27 26 25 AD9517-0 top view (not to scale) pin 1 indicator cp status clk vcp refmon ld notes 1. the external paddle on the bottom of the package must be connected to ground for proper operation. vs ref_sel lf sync clk out7 (out7a) out5 (out5a) out6 (out6a) out4 (out4a) vs vs vs vs out6 (out6b) out7 (out7b) out5 (out5b) out4 (out4b) 06424-003 figure 6 . pin conf i guration table 20 . pin function descriptions pin no. input/ output pin type mnemonic description 1 o 3.3 v cmos refmon reference monitor (output). this pin has multiple selectable outputs; see table 54 , register 0x0 1b. 2 o 3.3 v cmos ld lock detect (output). this pin has multiple selectable outputs; see table 54, register 0x0 1a. 3 i power vcp power supply for charge pump (cp); v s v cp 5.0 v. this pin is usually 3.3 v for most applications ; but if a 5 v external vcxo is used, this pin should be 5 v. 4 o 3.3 v cmos cp charge pump (output). connects to external loop filter. 5 o 3.3 v cmos status status (output). this pin has mult iple selectable outputs; see table 54 , register 0x 0 17. 6 i 3.3 v cmos ref_sel reference select. selects ref1 (low) or ref2 (high). this pin has an internal 30 k? pull - down resistor. 7 i 3.3 v cmos sync manua l synchronizations and manual holdover. this pin initiates a manual synchronization and is also used for manual holdover. active low. this pin has an internal 30 k? pull - up resistor. 8 i loop f ilter lf loop filter (input). connects to vco control voltage node internally. this pin has 31 pf of internal capacitance to ground, which may influence the loop filter design for large loop bandwidths. 9 o loop f ilter bypass this pin is for bypassing the ldo to ground with a capacitor. 10, 24, 25, 30, 31, 36, 37, 43, 45 i power vs 3.3 v power pins. 11 i differential clock i nput clk along with clk , this is the self - biased differential input for the clock distribution section. this pin can be left floating if internal vco is used. 12 i differentia l clock i nput clk along with clk, this is the self - biased differential input for the clock distribution section. this pin can be left floating if internal vco is used. 13 i 3.3 v cmos sclk serial control port data clock signal. 14 i 3.3 v cmos cs serial control port chip select; active low. this pin has an internal 30 k? pull - up resistor.
data sheet ad9517 -0 rev. e | page 19 of 80 pin no. input/ output pin type mnemonic description 15 o 3.3 v cmos sdo serial control p ort. unidirectional s erial d ata o ut put . 16 i/o 3.3 v cmos sdio serial control port . bidirectional s erial d ata in put /o ut put and u nidirectional s erial d ata in put . 17 i 3.3 v cmos reset chip reset, active low. this pin has an internal 30 k? pull - up resistor. 18 i 3.3 v cmos pd chip power down, active low. this pin has an internal 30 k? pull - up resistor. 21, 40 i power vs_lvpecl extended voltage 2.5 v to 3.3 v lvpecl power pins. 42 o lvpecl out0 lvpecl output; one side of a differential lvpecl output. 41 o lvpecl out0 lvpecl output; one side of a differential lvpecl output. 39 o lvpecl out1 lvpecl output; one side of a differential lvpecl output. 38 o lvpecl out1 lvpecl output; one side of a differential lvpecl output. 19 o lvpecl out2 lvpecl output; one side of a differential lvpecl output. 20 o lvpecl out2 lvpecl output; one s ide of a differential lvpecl output. 22 o lvpecl out3 lvpecl output; one side of a differential lvpecl output. 23 o lvpecl out3 lvpecl output; one side of a differential lvpecl output. 35 o lvds or cmos out4 (out4a) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 34 o lvds or cmos out4 (out4b) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 33 o lvds or cmos out5 (out5a) lvds/cmos out put; one sid e of a differential lvds output or a single - ended cmos output. 32 o lvds or cmos out5 (out5b) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 26 o lvds or cmos out6 (out6a) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 27 o lvds or cmos out6 (out6b) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 28 o lvds or cmos out7 (out7a) lvds/ cmos output; one sid e of a differential lvds output or a single - ended cmos output. 29 o lvds or cmos out7 (out7b) lvds/cmos output; one sid e of a differential lvds output or a single - ended cmos output. 44 o current set r esistor rset r esistor connected here sets internal bias c urrents. nominal value = 4.12 k?. 46 o current set r esistor cprset resistor connected here sets cp current r ange. nominal value = 5.1 k?. 47 i reference i nput refin (ref2) along with refin, this is the self - biased differential input for the pll reference. alternatively, this pin is a single - ended input for ref2. 48 i ref erence i nput refin (ref1) along with refin , this is the self - biased differential input for the pll reference. alternatively, this pin is a single - end ed input for ref1. epad gnd gnd ground. the external paddle on the bottom of the package must be connected to ground for proper operation.
ad9517 -0 data sheet rev. e | page 20 of 80 typical performance characteristics 240 100 120 140 160 180 200 220 0 500 1000 1500 2000 2500 3000 current (ma) frequency (mhz) 2 channels?4 lvpecl 2 channels?2 lvpecl 1 channel?1 lvpecl 06424-007 figure 7 . current vs. freque ncy , direct to out put, lvpecl outputs 180 160 140 120 100 80 0 200 400 600 800 current (ma) frequency (mhz) 1 channel?1 lvds 2 channels?2 lvds 2 channels?4 lvds 06424-008 figure 8 . current vs. frequency lvds outputs (includes clock distribution current draw) 240 200 160 220 180 140 120 100 80 0 250 200 150 100 50 current (ma) frequency (mhz) 1 channel?2 cmos 1 channel?1 cmos 2 channels?2 cmos 2 channels?8 cmos 06424-009 figure 9 . current vs. frequency cmos outputs 65 40 45 50 55 60 2.55 2.95 2.85 2.75 2.65 k vco (mhz/v) vco frequency (ghz) 06424-010 figure 10 . vco k vco vs. frequency 5.0 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 0.5 1.0 1.5 2.0 2.5 3.0 current from cp pin (ma) voltage on cp pin (v) pump down pump up 06424-011 figure 11 . charge pump characteristics at v cp = 3.3 v 5.0 4.5 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.5 0 0 0.5 1.0 1.5 2.0 3.0 4.0 2.5 3.5 5.04.5 current from cp pin (ma) voltage on cp pin (v) pump down pump up 06424-012 figure 12 . charge pump characteristics at v cp = 5.0 v
data sheet ad9517 -0 rev. e | page 21 of 80 ?140 ?145 ?150 ?155 ?160 ?165 ?170 0.1 1 100 10 pfd phase noise referred to pfd input (dbc/hz) pfd frequency (mhz) 06424-013 figure 13 . pfd phase noise referred to pfd input vs. pfd frequency ?210 ?224 ?222 ?220 ?218 ?216 ?214 ?212 0 2.5 2.0 1.5 1.0 0.5 pll figure of merit (dbc/hz) slew rate (v/ns) 06424-136 figure 14 . pll figure of merit (fom) vs. slew rate at refin/ refin 2.1 1.9 1.7 1.5 1.3 1.1 0.9 2.55 2.95 2.90 2.85 2.80 2.75 2.70 2.65 2.60 vco tuning voltage (v) frequency (ghz) 06424-138 figure 15 . vco tuning voltage vs. frequency (note that vco calibration centers the dc tuni ng voltage for the pll setup that is active during calibration.) ?110 ?100 ?90 ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 10 0 center 122.88mhz span 50mhz 5mhz/div relative power (db) 06424-137 figure 16 . pfd/cp spurs; 122.88 mhz; pfd = 15.36 mhz; lbw = 190 khz; i cp = 4.2 ma; f vco = 2.7 ghz ?110 ?100 ?90 ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 10 0 center 122.8803006mhz span 1mhz 100khz/div relative power (db) 06424-135 figure 17 . output spectrum, lvpecl ; 122.88 mhz; pfd = 15.36 mhz; lbw = 190 khz; i cp = 4.2 ma; f vco = 2.7 ghz ?110 ?100 ?90 ?80 ?70 ?60 ?50 ?40 ?30 ?20 ?10 10 0 center 122.8803006mhz span 1mhz 100khz/div relative power (db) 06424-134 figure 18 . output spectrum, lvds; 122.88 mhz; pfd = 15.36 mhz; lbw = 190 khz; i cp = 4.2 ma; f vco = 2.7 ghz
ad9517 -0 data sheet rev. e | page 22 of 80 1.0 0.6 0.2 ?0.2 ?0.6 ?1.0 0 25 20 15 10 5 differential output (v) time (ns) 06424-014 figure 19 . lvp ecl output (diffe rential) at 100 mhz 1.0 0.6 0.2 ?0.2 ?0.6 ?1.0 0 2 1 differential output (v) time (ns) 06424-015 figure 20 . lvpecl output (differe ntial) at 1600 mhz 0.4 0.2 0 ?0.2 ?0.4 0 25 20 15 10 5 differential output (v) time (ns) 06424-016 figure 21 . lvds output (di fferential) at 100 mhz 0.4 0.2 0 ?0.2 ?0.4 0 2 1 differential output (v) time (ns) 06424-017 figure 22 . lvds output (di ffere ntial) at 800 mhz 2.8 0.8 1.8 ?0.2 0 80 60 100 40 20 differential output (v) time (ns) 06424-018 figure 23 . cmos output at 25 mhz 2.8 0.8 1.8 ?0.2 0 8 6 12 10 4 2 output (v) time (ns) 06424-019 figure 24 . cmos output at 250 mhz
data sheet ad9517 -0 rev. e | page 23 of 80 1600 800 1000 1200 1400 0 3 2 1 differential swing (mv p-p) frequency (ghz) 06424-020 figure 25 . lvpecl differential swing vs. frequency , using a differential probe acros s the output pair 700 500 600 0 800 700 600 500 400 300 200 100 differential swing (mv p-p) frequency (mhz) 06424-021 figure 26 . lvds differential swing vs. frequency , using a differential probe across the output pair 3 2 1 0 0 600 500 400 300 200 100 output swing (v) output frequency (mhz) c l = 2pf c l = 10pf c l = 20pf 06424-133 figure 27 . cmos output swing vs. frequency and capacitive load ?70 ?80 ?90 ?100 ?110 ?120 ?130 ?140 ?160 ?150 10k 100m 10m 1m 100k phase noise (dbc/hz) frequency (hz) 06424-023 figure 28 . internal vco phase noise (absolute) d irect to lvpecl at 2950 mhz ?80 ?90 ?100 ?110 ?120 ?130 ?140 ?150 10k 100m 10m 1m 100k phase noise (dbc/hz) frequency (hz) 06424-024 figure 29 . internal vco phase noise (absolute) d irect to lvpecl at 2750 mhz ?80 ?90 ?100 ?110 ?120 ?130 ?140 ?150 10k 100m 10m 1m 100k phase noise (dbc/hz) frequency (hz) 06424-025 figure 30 . internal vco phase nois e (absolute) d irect to lvpecl at 2550 mhz
ad9517 -0 data sheet rev. e | page 24 of 80 ?120 ?130 ?125 ?135 ?140 ?145 ?150 ?155 ?160 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-026 figure 31 . phase noise ( a dditive) lvpecl at 245.76 mhz , d ivide - by -1 ?110 ?120 ?130 ?140 ?150 ?160 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-027 figure 32 . phase noise ( a dditive) lvpecl at 200 mhz , d ivide - by -5 ?100 ?110 ?120 ?130 ?140 ?150 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-128 figure 33 . phase noise ( a dditive) lvpecl at 1600 mhz, d ivide - by -1 ?110 ?160 ?150 ?140 ?130 ?120 10 100m 1k 10k 100k 1m 10m 100 phase noise (dbc/hz) frequency (hz) 06424-142 figure 34 . phase noise ( a dditive) lvds at 200 mhz, d ivide - by -1 ?100 ?110 ?120 ?130 ?140 ?150 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-130 figure 35 . phase noise ( a dditive) lvds at 800 mhz, d ivide - by -2 ?120 ?130 ?140 ?150 ?160 ?170 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-131 figure 36 . phase noise (additive) cmos at 50 mhz, divide - by - 20
data sheet ad9517 -0 rev. e | page 25 of 80 ?100 ?110 ?120 ?130 ?140 ?150 ?160 10 100m 10m 1m 100k 10k 1k 100 phase noise (dbc/hz) frequency (hz) 06424-132 figure 37 . phase noise (additive) cmos at 250 mhz, divide - by -4 ?120 ?160 ?150 ?140 ?130 1k 100m 10m 1m 100k 10k phase noise (dbc/hz) frequency (hz) 06424-141 figure 38 . phase noise (absolute) clock gen eration; i nternal vco at 2.7 ghz; pfd = 15.36 mhz; lbw = 110 khz; lvpecl output = 122.88 mhz ?90 ?100 ?110 ?120 ?130 ?140 ?150 ?160 1k 100m 10m 1m 100k 10k phase noise (dbc/hz) frequency (hz) 06424-139 figure 39 . phase noise (absolute) clock cleanup; internal vco at 2.8 ghz; pfd = 19.44 mhz; lbw = 12.8 khz; lvpecl output = 155.52 mhz ?120 ?160 ?150 ?140 ?130 1k 100m 10m 1m 100k 10k phase noise (dbc/hz) frequency (hz) 06424-140 figure 40 . phase noise (absolute), e xternal vcxo (toyocom tco - 2112) at 245.76 mhz; pfd = 15.36 mhz; lbw = 250 hz ; lvpecl o utput = 245.76 mhz 1000 100 10 1 0.1 0.01 0.1 1 10 100 1000 input jitter amplitude (ui p-p) jitter frequency (khz) 06424-148 oc-48 objective mask ad9517 note: 375ui max at 10hz offset is the maximum jitter that can be generated by the test equipment. failure point is greater than 375ui. f obj figure 41 . gr - 253 jitter tolerance plot
ad9517 -0 data sheet rev. e | page 26 of 80 terminology phase jitter and phase noise an ideal sine wave can be thought of as having a continuous and even progression of phase with time from 0 to 360 for each cycle. actual signals, however, display a certain amount of variation from ideal phase progression o ver time. this phenomenon is called phase jitter. although many causes can contribute to phase jitter, one major cause is random noise, which is characterized statistically as being gaussian (normal) in distribution. this phase jitter leads to a spreading out of the energy of the sine wave in the frequency domain, producing a continuous power spectrum. this power sp ectrum is usually reported as a series of values whose units are dbc/hz at a given offset in frequency from the sine wave (carrier). the value is a ratio (expressed in db) of the power contained within a 1 hz bandwidth with respect to the power at the carrier frequency. for each measurement, the offse t from the carrier frequency is also given. it is meaningful to integrate the total power contai ned within some interval of offset frequencies (for example, 10 khz to 10 mhz). this is called the integrated phase noise over that frequency offset interval and can be readily related to the time jitter due to the phase noise within that offset frequency interval. phase noise has a detrimental effect on the performance of adcs, dacs, and rf mixers. it lowers the achievable dynamic range of the converters and mixers, although they are affected in somewhat different ways. time jitter phase noise is a freque ncy domain phenomenon. in the time domain, the same effect is exhibited as time jitter. when observing a sine wave, the time of successive zero crossings varies . in a square wave, the time jitter is a displacement of the edges from their ideal (regular) times of occurrence. in both cases, the variations in timing from the ideal are the time jitter. because these variations are random in nature, the time jitter is specified in units of seconds root mean square (rms) or 1 sigma of the gaussian distribution. t ime jitter that occurs on a sampling clock for a dac or an adc decreases the signal - to - noise ratio ( snr ) and dynamic range of the converter. a sampling clock with the lowest possible jitter provides the highest performance from a given converter. additive phase noise additive phase noise is the amount of phase noise that can be attributed to the device o r subsystem being measured. the phase noise of any external oscillators or clock sources is subtracted. this makes it possible to predict the degree to whic h the device impacts the total system phase noise when used in conjunction with the various oscillators and clock sources, each of which contribute s its own phase noise to the total. in many cases, the phase noise of one element dominates the system phase noise. when there are multiple contributors to phase noise, the total is the square root of the sum of squares of the individual contributors. additive time jitter additive time jitter is the amount of time jitter that can be attributed to the device or su bsystem being measured. the time jitter of any external oscillators or clock sources is subtracted. this makes it possible to predict the degree to which the device impact s the total system time jitter when used in conjunction with the various oscillators and clock sources, each of which contributes its own time jitter to the total. in many cases, the time jitter of the external oscillators and clock sources dominates the system time jitter.
data sheet AD9517-0 rev. e | page 27 of 80 detailed block diagram programmable n delay refin (ref1) refin (ref2) clk clk ref1 ref2 AD9517-0 status status r divider vco status programmable r delay reference switchover ref_ sel cprset v cp v s gnd rset distribution reference refmon cp status ld p, p + 1 prescaler a/b counters n divider bypass lf low dropout regulator (ldo) vco phase frequency detector lock detect charge pump pll reference hold out0 out1 out0 out1 lvpecl divide by 1 to 32 out2 out3 out2 out3 lvpecl divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 01 divide by 2, 3, 4, 5, or 6 pd sync reset sclk sdio sdo cs digital logic serial control port out4 (out4a) out4 (out4b) out5 (out5a) out5 (out5b) out6 (out6a) out6 (out6b) out7 (out7a) out7 (out7b) ? t ? t ? t ? t 0 6424-002 figure 42. detailed block diagram
ad9517 -0 data sheet rev. e | page 28 of 80 th eory of operation operational configurations t he ad9517 can be configured in several ways . these configurations must be set up by loading the control registers ( see table 52 and table 53 through tabl e 62) . each section or function must be individually programmed by setting the appropriate bits in the corresponding control register or registe rs. high frequency clock distribution clk or external vco > 1600 mh z the ad9517 power - up default configuration has the pll powered off and the routing of the input set so that the clk/ clk input is connected to the distribution section thr ough the vco divider ( divide - by -2 / divide - by -3 /divide - by -4/ divide - by -5 /divide - by - 6) . this is a distribution - only mode that allows for an external input up to 2400 mhz (see table 3 ). t he maximum frequency that can be applied to the channel dividers is 1600 mhz ; therefore, higher input frequencies must be divided down before reaching the channel dividers. this input routing can also be used for lower input frequencies, b ut the minimum divide is 2 before the channel dividers. when the pll is enabled, this routing also allows the use of the pll with an external vco or vcxo with a frequency of less than 2400 mhz. in this configuration, the internal vco is not used and is pow ered off. the external vco/vcxo feeds directly into the prescaler. the register settings shown in table 21 are the default values of these registers at power - up or after a reset operation . if the contents of the registers are al tered by prior programming after power - up or reset , t hese registers can also be set intentionally to these values. after the appropriate register values are programmed , register 0x232 must be set to 0x01 for the values to take effect. table 21. default s ettings of s ome pll registers register function 0x010[1:0] = 01b pll asynchronous power - down (pll off ) . 0x1e0[2:0] = 010b set vco divider = 4 . 0x1e1[0] = 0b use the vco divider . 0x1e1[1] = 0b clk selected as the source . when us ing the internal pll with an external vco, the pll must be turned on. table 22. s ettings when u sing an e xternal vco register function 0x010[1:0] = 00b pll normal operation (pll on) . 0x0 10 to 0x 01d pll settings. select and enable a reference input; set r, n (p, a, b), pfd polarity, and i cp , according to the intended loop configuration. 0x1e1[1] = 0b clk selected as the source . an external vco requires an external loop filter that must be connected between cp and the tuning pin of the vco. this loop filter determines the loop bandwidth and stability of the pll. make sure to select the proper pfd polarity for the vco being used. table 23. s etting the pfd p olarity register function 0x010[7] = 0b pfd polarity positive (higher control voltage produces higher frequency) . 0x010[7] = 1b pfd polarity negative (higher control voltage produces lower frequency) .
data sheet AD9517-0 rev. e | page 29 of 80 programmable n delay refin (ref1) refin (ref2) clk clk ref1 ref2 AD9517-0 status status r divider vco status programmable r delay reference switchover ref_ sel cprset v cp v s gnd rset distribution reference refmon cp status ld p, p + 1 prescaler a/b counters n divider bypass lf low dropout regulator (ldo) vco phase frequency detector lock detect charge pump pll reference hold out0 out1 out0 out1 lvpecl divide by 1 to 32 out2 out3 out2 out3 lvpecl divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 01 divide by 2, 3, 4, 5, or 6 pd sync reset sclk sdio sdo cs digital logic serial control port out4 (out4a) out4 (out4b) out5 (out5a) out5 (out5b) out6 (out6a) out6 (out6b) out7 (out7a) out7 (out7b) ? t ? t ? t ? t 06424-029 figure 43. high frequency clock distribution or external vco > 1600 mhz
AD9517-0 data sheet rev. e | page 30 of 80 programmable n delay refin (ref1) refin (ref2) clk clk ref1 ref2 AD9517-0 status status r divider vco status programmable r delay reference switchover ref_ sel cprset v cp v s gnd rset distribution reference refmon cp status ld p, p + 1 prescaler a/b counters n divider bypass lf low dropout regulator (ldo) vco phase frequency detector lock detect charge pump pll reference hold out0 out1 out0 out1 lvpecl divide by 1 to 32 out2 out3 out2 out3 lvpecl divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 01 divide by 2, 3, 4, 5, or 6 pd sync reset sclk sdio sdo cs digital logic serial control port out4 (out4a) out4 (out4b) out5 (out5a) out5 (out5b) out6 (out6a) out6 (out6b) out7 (out7a) out7 (out7b) ? t ? t ? t ? t 06424-030 figure 44. internal vco and clock distribution internal vco and clock distribution when using the internal vco and pll, the vco divider must be employed to ensure that the frequency presented to the channel dividers does not exceed their specified maximum frequency of 1600 mhz (see table 3). the internal pll uses an external loop filter to set the loop bandwidth. the external loop filter is also crucial to the loop stability. when using the internal vco, it is necessary to calibrate the vco (register 0x018[0]) to ensure optimal performance. for internal vco and clock distribution applications, use the register settings that are shown in table 24. table 24. settings when using internal vco register function 0x010[1:0] = 00b pll normal operation (pll on). 0x010 to 0x01d pll settings. select and enable a reference input; set r, n (p, a, b), pfd polarity, and i cp according to the intended loop configuration. 0x018[0] = 0b, 0x232[0] = 1b reset vco calibration. this is not required the first time after power-up, but it must be performed subsequently. 0x1e0[2:0] set vco divider to divide-by-2, divide-by-3, divide-by-4, divide-by-5, and divide-by-6. 0x1e1[0] = 0b use the vco divider as the source for the distribution section. 0x1e1[1] = 1b select vco as the source. 0x018[0] = 1b, 0x232[0] = 1b initiate vco calibration.
data sheet AD9517-0 rev. e | page 31 of 80 programmable n delay refin (ref1) refin (ref2) clk clk ref1 ref2 AD9517-0 status status r divider vco status programmable r delay reference switchover ref_ sel cprset v cp v s gnd rset distribution reference refmon cp status ld p, p + 1 prescaler a/b counters n divider bypass lf low dropout regulator (ldo) vco phase frequency detector lock detect charge pump pll reference hold out0 out1 out0 out1 lvpecl divide by 1 to 32 out2 out3 out2 out3 lvpecl divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 divide by 1 to 32 lvds/cmos divide by 1 to 32 01 pd sync reset sclk sdio sdo cs digital logic serial control port out4 (out4a) out4 (out4b) out5 (out5a) out5 (out5b) out6 (out6a) out6 (out6b) out7 (out7a) out7 (out7b) divide by 2, 3, 4, 5, or 6 ? t ? t ? t ? t 06424-028 figure 45. clock distribution or external vco < 1600 mhz
ad9517 -0 data sheet rev. e | page 32 of 80 clock distribution or external vco < 1600 mhz when the external clock source to be distributed or the external vco/vcxo is less than 1600 mhz, a configuration that bypasses the vco divider can be used. this configuration differs from the high frequency clock distribution clk or external vco > 1600 mh z section only in that the vco divider (divide - by -2, divide - by - 3, divide - by - 4, divide - by - 5, and divide - by - 6) is bypassed. this limits the frequency of the clock source to <1600 mhz (due to the maximum input frequency allowed at the channel dividers). configuration and register settings for clock distribution applications where the external clock is <1600 mhz, use the register settings that are shown in table 25 . table 25 . settings for clock distribution < 1600 mhz register function 0x010[1:0] = 01b pll asynchronous power - down (pll off ) 0x1e1[0] = 1b bypass the vco divider as source for distribution section 0x1e1[1] = 0b clk selected as the source when using the inter nal pll with an external vco of < 1600 mhz, the pll must be turned on. table 26 . settings for using internal pll with external vco < 1600 mhz register function 0x1e1[0] = 1b bypass the vco divider as source for distribution section 0x010[1:0] = 00b pll normal operation (pll on) , along with other appropriate pll settings in register 0x 0 10 to register 0x 01d an external vco/vcxo requires an external loop filter that must be connected between cp and the tuning pin of the vco/vcxo. this loop filter determines the loop bandwidth and stability of the pll. make sure to select the proper pfd polarity for the vco/vcxo being used. table 27 . setting the pfd polarity register fun ction 0x010[7] = 0 b pfd polarity positive (higher control voltage produces higher frequency) 0x010[7] = 1b pfd polarity negative (higher control voltage produces lower frequency) after the appropriate register values are programmed, register 0x232 must be set to 0x01 for the values to take effect.
data sheet AD9517-0 rev. e | page 33 of 80 phase-locked loop (pll) clk charge pump r divider cp v cp v sgnd status cprset dist ref rset divide by 2, 3, 4, 5, or 6 a/b counters ld n divider refmon lf bypass low dropout regulator (ldo) 01 0 1 vco p, p + 1 prescaler ref2 ref1 reference switchover hold vco status ref_sel lock detect status status clk phase frequency detector programmable n delay programmable r delay pll ref refin (ref1) refin (ref2) 06424-064 figure 46. pll functional blocks the ad9517 includes an on-chip pll with an on-chip vco. the pll blocks can be used either with the on-chip vco to create a complete phase-locked loop, or with an external vco or vcxo. the pll requires an external loop filter, which usually consists of a small number of capacitors and resistors. the configuration and components of the loop filter help to establish the loop bandwidth and stability of the operating pll. the ad9517 pll is useful for generating clock frequencies from a supplied reference frequency. this includes conversion of reference frequencies to much higher frequencies for subsequent division and distribution. in addition, the pll can be exploited to clean up jitter and phase noise on a noisy reference. the exact choices of pll parameters and loop dynamics are very application specific. the flexibility and depth of the ad9517 pll allow the part to be tailored to function in many different applications and signal environments. configuration of the pll the ad9517 allows flexible configuration of the pll, accommodating various reference frequencies, pfd comparison frequencies, vco frequencies, internal or external vco/vcxo, and loop dynamics. this is accomplished by the various settings that include the r divider, the n divider, the pfd polarity (only applicable to external vco/vcxo), the antibacklash pulse width, the charge pump current, the selection of internal vco or external vco/vcxo, and the loop bandwidth. these are managed through programmable register settings (see table 52 and table 54) and by the design of the external loop filter. successful pll operation and satisfactory pll loop performance are highly dependent upon proper configuration of the pll settings. the design of the external loop filter is crucial to the proper operation of the pll. a thorough knowledge of pll theory and design is helpful. adisimclk ? (v1.2 or later) is a free program that can help with the design and exploration of the capabilities and features of the ad9517 , including the design of the pll loop filter. it is available at www.analog.com/clocks. phase frequency detector (pfd) the pfd takes inputs from the r counter and n counter and produces an output proportional to the phase and frequency difference between them. the pfd includes a programmable delay element that controls the width of the antibacklash pulse. this pulse ensures that there is no dead zone in the pfd transfer function and minimizes phase noise and reference spurs. the antibacklash pulse width is set by register 0x017[1:0]. an important limit to keep in mind is the maximum frequency allowed into the pfd, which in turn determines the correct antibacklash pulse setting. the antibacklash pulse setting is specified in the phase/frequency detector parameter of table 2.
ad9517 -0 data sheet rev. e | page 34 of 80 charge pump (cp) the charge pump is controlled by the pfd. the pfd monitors the phase and frequency relationship between its two inputs, and tells the cp to pump up or pump down to charge or discharge the integrating node (part o f the loop filter). the integrated and filtered cp current is transformed into a voltage that drives the tuning node of the internal vco through the lf pin (or the tuning pin of an external vco ) to move the vco frequency up or down. the cp can be set ( regi ster 0x 0 10[6:4] ) for high impedance (allows holdover operation), for normal operation (attempts to lock the pll loop), for pump up, or for pump down (test modes). the cp current is programmable in eight steps from (nominally) 600 a to 4.8 ma. the exact va lue of the cp current lsb is set by the cp rset resistor, which is nominally 5.1 k ?. if the value of the resistor connected to the cp_rset pin is doubled, the resulting charge pump current range becomes 300 a to 2.4 ma. on -c hip vco the ad9517 includes an on - chip vco covering the frequency range shown in table 2 . the calibration procedure ensures that the v co operating voltage is centered for the desired vco frequency. the vco must be calibrated when the vco loop is first set up, as well as any time the nominal vco frequency changes. however, once the vco is calibrated, the vco has sufficient operating range to stay locked over temperature and voltage extremes without needing additional calibration. see the vco calibration section for additional information . the on - chip vco is powered by an on - chip , low dropout (ldo), linear voltage regulator. the ldo provides some isolation of the vco from variations in the power supply voltage level . the bypass pin should be connected to g round by a 220 nf capacitor to ensure stability. this ldo employs the same technology used in the anycap? line of regulators from analog devices, inc., making it insensitive to the type of capacitor used. driving an external load from the bypass pin is not supported. note that the reference input signal must be present and t he vco divider must not be static during vco calibration. pll external loop filt er when using the internal vco, the external loop filter should be referenced to the bypass pin for optim al noise and spurious performance. an example of an external loop filter for a pll that uses the internal vco is shown in figure 47 . the third - order design shown in figure 47 usually offers best perf ormance. a loop filter must be calculated for each desired pll configuration . the values of the components depend upon the vco frequency, the k vco , the pfd frequency, the cp current, the desired loop bandwidth, and the desired phase margin. the loop filt er affects the phase noise, loop settling time, and loop stability. a basic knowledge of pll theory is helpful for understanding loop filter design. adisimclk c an help with the calculation of a loop filter according to the application requirements. when usin g an external vco, the external loop filter should be referenced to ground. see figure 48 for a n example of an external loop filter for a pll using an external vco . lf vco charge pump cp bypass c1 c2 c3 r1 31pf r2 c bp = 220nf AD9517-0 06424-065 figure 47 . example of external loop filter for a pll using the internal vco clk/clk external vco/vcxo charge pump cp c1 c2 c3 r1 r2 AD9517-0 06424-265 figure 48 . example of external loop filter for a pll using an external vco pll reference input s the ad9517 features a flexible pll reference input circuit that allows either a fully differential input or two separate single - ended inputs. the input frequency range for the reference inputs is specified in table 2 . both the differential and the single - end ed inputs are self - biased, allowing for easy ac coupling of input signals. the differential input and the single - ended inputs share the two pins , refin and refin (ref1 and ref2 , respectively ). the desired reference input type is selected and controlled by register 0x 0 1c ( see table 52 and table 54 ). when the differential reference input is selected, the self - bias level of the two sides is offset slightly ( ~ 100 mv , see table 2 ) to prevent chattering of the input buffer when the reference is slow or missing. this increases the voltag e swing that is required of the driver and overcome s the offset. the differential reference input can be driven by either ac - coupl ed lvds or ac - coupled lvpecl signals. the single - ended inputs can be driven by either a dc - coupled cmos level signal or an ac - coupled sine wave or square wave. each single - ended input can be independently powered down when not needed to increase isolation and reduce power. either a differential or a single- ended reference must be specifically enabled . all pll reference inputs are off by default. the differential reference input is powered down when ever the pll is powered down , or when the differential refer ence input is not selected. the single - ended buffers power down when the pll is powered down , and when their individual power down registers are set. when the differential mode is selected, the single- ended inputs are powered down.
data sheet AD9517-0 rev. e | page 35 of 80 in differential mode, the reference input pins are internally self- biased so that they can be ac-coupled via capacitors. it is possible to dc couple to these inputs. if the differential refin is driven by a single-ended signal, the unused side ( refin ) should be decoupled via a suitable capacitor to a quiet ground. figure 49 shows the equivalent circuit of refin. v s ref1 ref2 refin 150? 150? 10k ? 12k ? 10k ? 10k ? refin 85k ? v s 85k ? v s 06424-066 figure 49. refin eq uivalent circuit reference switchover the ad9517 supports dual single-ended cmos inputs, as well as a single differential reference input. in the dual single-ended reference mode, the ad9517 supports automatic and manual pll reference clock switching between ref1 (on pin refin) and ref2 (on pin refin ). this feature supports networking and other applications that require smooth switching of redundant references. when used in conjunction with the automatic holdover function, the ad9517 can achieve a worst-case reference input switchover with an output frequency disturbance as low as 10 ppm. when using reference switchover, the single-ended reference inputs should be dc-coupled cmos levels and never be allowed to go to high impedance. if these inputs are allowed to go to high impedance, noise may cause the buffer to chatter, causing a false detection of the presence of a reference. reference switchover can be performed manually or auto- matically. manual switchover is performed either through register 0x01c or by using the ref_sel pin. manual switchover requires the presence of a clock on the reference input that is being switched to, or that the deglitching feature be disabled (register 0x01c[7]). the reference switching logic fails if this condition is not met, and the pll does not reacquire. automatic revertive switchover relies on the refmon pin to indicate when ref1 disappears. by programming register 0x01b = 0xf7 and register 0x01c = 0x26, the refmon pin is programmed to be high when ref1 is invali d, which commands the switch to ref2. when ref1 is valid again, the refmon pin goes low, and the part again locks to ref1. it is also possible to use the status pin for this function, and ref2 can be used as the preferred reference. a switchover deglitch feature ensures that the pll does not receive rising edges that are far out of alignment with the newly selected reference. automatic nonrevertive switching is not supported. reference divider r the reference inputs are routed to the reference divider, r. r (a 14-bit counter) can be set to any value from 0 to 16383 by writing to register 0x011 and register 0x012. (both r = 0 and r = 1 give divide-by-1.) the output of the r divider goes to one of the pfd inputs to be compared to the vco frequency divided by the n divider. the frequency applied to the pfd must not exceed the maximum allowable frequency, which depends on the antibacklash pulse setting (see table 2). the r counter has its own reset. r counter can be reset using the shared reset bit of the r, a, and b counters. it can also be reset by a sync operation. vcxo/vco feedback divider np, a, b, r the n divider is a combination of a prescaler (p) and two counters, a and b. the total divider value is n = ( p b ) + a where the value of p can be 2, 4, 8, 16, or 32. prescaler the prescaler of the ad9517 allows for two modes of operation: a fixed divide (fd) mode of 1, 2, or 3, and dual modulus (dm) mode where the prescaler divides by p and (p + 1) {2 and 3, 4 and 5, 8 and 9, 16 and 17, or 32 and 33}. the prescaler modes of operation are given in table 54, register 0x016[2:0]. not all modes are available at all frequencies (see table 2). when operating the ad9517 in dual modulus mode (p//p + 1), the equation used to relate input reference frequency to vco output frequency is f vco = ( f ref / r ) ( p b + a ) = f ref n / r however, when operating the prescaler in an fd mode of 1, 2, or 3, the a counter is not used (a = 0) and the equation simplifies to f vco = ( f ref / r ) ( p b ) = f ref n / r when a = 0, the divide is a fixed divide of p = 2, 4, 8, 16, or 32, in which case the previous equation also applies.
ad9517 -0 data sheet rev. e | page 36 of 80 by using combinations of the dm and fd modes, the ad9517 can achieve values of n all the way down to n = 1 and up to n = 26,2175. table 28 shows how a 10 mhz reference input can be locked to any integer multiple of n. note that the same value of n can be derived in different ways, as illustrated by the case of n = 12 . the user can choose a fixed divide mode of p = 2 with b = 6; use the dual modulus mode of 2/3 with a = 0, b = 6; or use the dual modulus mode of 4/5 with a = 0, b = 3. the maximum fr equency into the prescale r in 2/3 dual - modulus mode is limited to 200 mhz. there are only two cases where this frequency limitation limits the flexibility of that n divider: n = 7 and n = 11. in these two cases, the max imum frequency into the prescale r is 300 mhz and is achieved by using the p = 1 fd mode. in all other cases, the user can achieve the desired n divider v alue by using the other prescale r modes. a and b counters the b counter must be 3 or bypassed, and , unlike the r counter, a = 0 is actually zero. when the prescaler is in dual - modulus mode, the a counter must be less than the b counter. the maximum input frequency to the a/b counter is reflected in the maximum prescaler output frequency (~300 mhz) that is specified in tabl e 2 . this is the prescaler input frequency (vco or clk) divided by p. for example, a dual modulus mode of p = 8/9 is not allowed if the vco frequency is greater than 2400 mhz because the frequency going to the a/b counter is too high. when the ad9517 b counter is bypassed (b = 1), the a counter should be set to 0 , and the overall resulting divide is equal to the prescaler setting, p. the possible divide ratios in this mode are 1, 2, 3, 4 , 8, 16, and 32. this mode is useful only when an external vco/vcxo is used because the frequency range of the internal vco requires an overall feedback divider greater than 32. although manual reset is not normally required, the a/b counters have their ow n reset bit. alternatively, the a and b counters can be reset using the shared reset bit of the r, a, and b counters. note that these reset bits are not self -clearing. r, a, and b c ounters sync pin reset the r, a , and b counters can also be reset simultaneously through the sync pin. this function is controlled by register 0x 0 19[ 7:6 ] (see table 54 ). the sync pin reset is disabled by default. r and n divider delays both the r a nd n dividers feature a programmable delay cell. these delays can be enabled to allow adjustment of the phase relationship between the pll reference clock and the vco or clk. each delay is controlled by three bits. the total delay range is about 1 ns. see register 0x 0 19 in table 54. table 28. using a 10 mhz reference input to generate different vco frequencies f ref (mhz) r p a b n f vco (mhz) mode comments/conditions 10 1 1 x 1 1 10 fd p = 1, b = 1 (a and b counters are bypassed) . 10 1 2 x 1 2 20 fd p = 2, b = 1 (a and b counters are bypassed) . 10 1 1 x 3 3 30 fd a counter is bypassed . 10 1 1 x 4 4 40 fd a counter is bypassed . 10 1 1 x 5 5 50 fd a counter is bypassed . 10 1 2 x 3 6 60 fd a counter is bypassed . 10 1 2 0 3 6 60 dm 10 1 2 1 3 7 70 dm maximum frequency into prescale r in p = 2/3 mode is 200 mhz. if n = 7 o r n = 11 is desired for prescale r input frequency of 200 mhz to 300 mhz, use p = 1, and n = 7 or 11, respectively . 10 1 2 2 3 8 80 dm 10 1 2 1 4 9 90 dm 10 1 8 6 18 150 1500 dm 10 1 8 7 18 151 1510 dm 10 1 16 7 9 151 1510 dm 10 10 32 6 47 1510 1510 dm 10 1 8 0 25 200 2000 dm 10 1 16 14 16 270 2700 dm p = 8 is not a llowed (2700 8 > 300 mhz) . p = 32 is not a llowed (a > b not allowed) . 10 10 32 22 84 2710 2710 dm p = 32, a = 22, b = 84 . p = 16 is also permitted .
data sheet AD9517-0 rev. e | page 37 of 80 digital lock detect (dld) by selecting the proper output through the mux on each pin, the dld function can be made available at the ld, status, and refmon pins. the dld circuit indicates a lock when the time difference of the rising edges at the pfd inputs is less than a specified value (the lock threshold). the loss of a lock is indicated when the time difference exceeds a specified value (the unlock threshold). note that the unlock threshold is wider than the lock threshold, which allows some phase error in excess of the lock window to occur without chattering on the lock indicator. the lock detect window timing depends on three settings: the digital lock detect window bit (register 0x018[4]), the antibacklash pulse width setting (register 0x017[1:0], see table 2), and the lock detect counter (register 0x018[6:5]). a lock is not indicated until there is a programmable number of consecutive pfd cycles with a time difference that is less than the lock detect threshold. the lock detect circuit continues to indicate a lock until a time difference greater than the unlock threshold occurs on a single subsequent cycle. for the lock detect to work properly, the period of the pfd frequency must be greater than the unlock threshold. the number of consecutive pfd cycles required for lock is programmable (register 0x018[6:5]). analog lock detect (ald) the ad9517 provides an ald function that can be selected for use at the ld pin. there are two versions of ald, as follows: ? n-channel open-drain lock detect. this signal requires a pull-up resistor to the positive supply, v s . the output is normally high with short, low-going pulses. lock is indicated by the minimum duty cycle of the low-going pulses. ? p-channel open-drain lock detect. this signal requires a pull-down resistor to gnd. the output is normally low with short, high-going pulses. lock is indicated by the minimum duty cycle of the high-going pulses. the analog lock detect function requires an r-c filter to provide a logic level indicating lock/unlock. AD9517-0 ald ld r1 c v out r2 v s = 3.3 v 06424-067 figure 50. example of analog lock detect filter using n-channel open-drain driver current source digital lock detect (dld) during the pll locking sequence, it is normal for the dld signal to toggle a number of times before remaining steady when the pll is completely locked and stable. there may be applications where it is desirable to have dld asserted only after the pll is solidly locked. this is made possible by using the current source lock detect function. this function is set when it is selected as the output from the ld pin control (register 0x01a[5:0]). the current source lock detect provides a current of 110 a when dld is true, and it shorts to ground when dld is false. if a capacitor is connected to the ld pin, it charges at a rate that is determined by the current source during the dld true time but is discharged nearly instantly when dld is false. by monitoring the voltage at the ld pin (top of the capacitor), it is possible to get a logic high level only after the dld has been true for a sufficiently long time. any momentary dld false resets the charging. by selecting a properly sized capacitor, it is possible to delay a lock detect indication until the pll is stably locked and the lock detect does not chatter. the voltage on the capacitor can be sensed by an external comparator connected to the ld pin. however, there is an internal ld pin comparator that can be read at the refmon pin control (register 0x01b[4:0]) or the status pin control (register 0x017[7:2]) as an active high signal. it is also available as an active low signal (refmon, register 0x01b[4:0] and status, register 0x017[7:2]). the internal ld pin comparator trip point and hysteresis are listed in table 16. AD9517-0 ld refmon or status c v out 110a dld ld pin comparator 06424-068 figure 51. current source lock detect external vcxo/vco clock input (clk/ clk ) clk is a differential input that can be used as an input to drive the ad9517 clock distribution section. this input can receive up to 2.4 ghz. the pins are internally self-biased, and the input signal should be ac-coupled via capacitors. vs clock input stage c lk c lk 5k? 5k? 2.5k ? 2.5k ? 06424-032 figure 52. clk equivalent input circuit the clk/ clk input can be used either as a distribution-only input (with the pll off), or as a feedback input for an external vco/vcxo using the internal pll when the internal vco is not used. the clk/ clk input can be used for frequencies up to 2.4 ghz.
ad9517 -0 data sheet rev. e | page 38 of 80 holdover the ad9517 pll has a holdover function. holdover is implemented by putting the charge pump into a state of high impedance. this is useful when t he pll reference clock is lost. holdover mode allows the vco to maintain a relatively constant frequency even though there is no r eference clock. without this function , the charge pump is placed into a constant pump - up or pump - down state , resulting in a massive vco frequency shift. because the charge pump is placed in a high impedance state, any leakage that occurs at the charge pump output or the vco tuning node cause s a drift of the vco frequency. this can be mitigated by using a loop filter that contains a large capacitive component because this drift is limited by the current leakage induced slew rate ( i leak /c ) of the vco control voltage. for most applications, the frequency accuracy is sufficient for 3 sec to 5 sec . both a manual holdover, using the sync pin, and an automatic holdover mode are provided. t o use either function, the holdover function must be enable d ( register 0x 0 1d[ 0] and register 0x 0 1d[ 2]). note that the vco cannot be calibrated with the holdover enabled because the holdover reset s the n divider during calibration , which prevents proper calibration. disable holdover before issuing a vco calibratio n. manual holdover mode a manual holdover mo de can be enabled that allows the user to place the charge pump into a high impedance state when the sync pin is asserted low . t his operation is edge sensitive, not level sensitive. the charge p ump enters a high impedance state immediately. to take the charge pump out of a high impedance state , take the sync pin high . the charge pump then leave s high impedance state synchronous ly with the next pfd rising edge from the reference clock. this prevents extraneous charge pump events from occurring during the time between sync going high and the next pfd event. this also means that the charge pump stay s in a high impedance state as long as there is no reference clock present. t he b - counter (in the n divider) is reset synchronous ly with the charge pump leaving the high impedance state on the reference path pfd event. this helps align the edges out of the r and n dividers for faster settling of the pll. because the presc aler is not reset, this feature works best when the b and r numbers are close because this result s in a smaller phase difference for the loop to settle out. w hen using this mode, set t he channel dividers to ignore the sync pin (at least after an initial sync event). if the dividers are not set to ignore the sync pin, the distribution outputs turn off each time sync is taken low to put the part in to holdover . automatic/internal holdove r mode when enabled, this function automatically puts the charge pump into a high impedance state when the loop loses lock. the assumption is that the only reason the loop lose s lock is due to the pll lo sing the r eference clock ; t herefore, the holdover fun ction puts the charge pump into a high impedance state to maintain the vco frequency as close as possible to the original frequency before the r eference clock disappear s . see figure 53 for a flowchart of the automatic / internal h old over function operation . no no no no yes yes yes yes yes pll enabled dld == low was ld pin == high when dld went low? high impedance charge pump reference edge at pfd? release charge pump high impedance dld == high loop out of lock. digital lock detect signal goes low when the loop leaves lock as determined by the phase difference at the input of the pfd. analog lock detect pin indicates lock was previously achieved. (0x1d[3] = 1: use ld pin voltage with holdover. 0x1d[3] = 0: ignore ld pin voltage, treat ld pin as always high.) charge pump is made high impedance. pll counters continue operating normally. charge pump remains high impedance until the reference has returned. take charge pump out of high impedance. pll can now resettle. wait for dld to go high. this takes 5 to 255 cycles (programming of the dld delay counter) with the reference and feedback clocks inside the lock window at the pfd. this ensures that the holdover function waits for the pll to settle and lock before the holdover function can be retriggered. yes 06424-069 figure 53 . flow c hart of automatic/internal holdover mode
data sheet ad9517 -0 rev. e | page 39 of 80 t he holdover function senses the logic level of the ld pin as a condition to enter holdover . the signal at ld can be from the dld, ald, or curr ent source ld mode . it is possible to disable the ld comparator ( register 0x 0 1d[3] ), which causes the holdover function to always sense ld as high . if dld is used, it is possible for the dld signal to chatter some while the pll is re acquiring lock. the hol dover function may retrigger , thereby prevent ing the holdover mode from ever terminating . use of t he current source lock detect mode is recommended to avoid this situation (see the current source digital lock detect section) . o nce in holdover mode , t he charge pump stay s in a high impedance state as long as there is no reference clock present. as in th e external holdover mode, the b counter (in the n divider) is reset synchronously with the charge pump leaving the high impedance state on the reference path pfd event. this helps align the edges out of the r and n dividers for faster settling of the pll and to reduce frequency errors during settling. because the prescaler is not reset, this feature works best when the b and r numbers are close because this result s in a smaller phase difference for the loop to settle out. after leaving holdover, t he loop then reacquire s lock and the ld pin must charge (if register 0x 0 1d[3] = 1) before it can re - enter holdover (cp high impedance). the holdover function always responds to the state of the currently selected reference ( register 0x 0 1c). if the loop loses lock during a reference switchover (see the reference switchover section ), holdover is triggered briefly unt il the next reference clock edge at the pfd . the following registers affect the internal/automatic holdover function: ? register 0x018[6:5] , l ock detect c ounter. these bits change the number of consecutive pfd cycles with edges inside the lock detect window that are required for the dld indicator to indicate lock. this impact s the time required before the ld pin can begin to charge as well as the delay from the end of a holdover event until the holdover function can be re engaged. ? register 0x 018[3], d isable di gital lock detect . this bit must be set to 0b to enable the dld circuit. internal/ a utomatic holdover does not operate correctly without the dld function enabled. ? register 0x01a[5:0] , l ock de tect pin output select. set these bits to 000100b for the cur rent source lock detect mode if using the ld pin comparator. load the ld pin with a cap acitor of an appropriate value . ? register 0x01d[3] , enable ld pin comparator. 1 = e nable, 0 = d isable. when disabled, the holdover function always senses the ld pin as high . ? r egister 0x01d[1] , e nable external holdover control . ? register 0x01d[ 0] and register 0x01d[ 2] , h oldover function enable. if holdover is disabled, both external and internal/automatic holdover are disabled . for example, to use automatic holdover with the fo llowing: ? automatic reference switchover , prefer ref1 ? digital lock detect: five pfd cycles, h igh range window ? automatic holdover using the ld pin comparator s et the following registers (in addition to the normal pll registers): ? register 0x018[6:5] = 00b ; lo ck detect co unter = five cycles . ? reg ister 0x 0 18[4] = 0 b ; l ock detect w indow = high range . ? register 0x018[3] = 0b ; dld normal operation . ? register 0x 0 1a [5:0] = 000100 b ; c urrent source lock detect mode . ? register 0x 0 1b[7:0 ] = 0xf7; set refmon pin to status of ref1 (active low). ? register 0x 0 1c [2:1] = 11b ; e na ble ref1 and ref2 input buffers . ? register 0x 0 1d[3] = 1b ; e nable ld pin comparator . ? register 0x 0 1d[2] =1b ; e nable the holdover function . ? register 0x 0 1d [1] = 0b ; u se i nternal/automatic holdover mode . ? register 0x0 1d[0] = 1b ; e nable the holdover function . (vco calibration must be complete before this bit is enabled.) ? connect refmon pin to refsel pin. frequency status monitors the ad9517 contains three fr equency status monitors that are used to indicate if the pll reference (or references in the case of single- ended mode) and the vco have fallen below a threshold frequency. a diagram showing their location in the pll is shown in figure 54. the vco status frequency monitor is also capable of monitoring the clk input if the clk input is selected as the input to the n divider. the pll reference frequency monitors have two threshold frequencies : normal and extended (see table 16 ). th e reference frequency monitor thresholds are selected in register 0x 0 1a . the frequency monitor status can be found in register 0x01f, bits[3:1].
AD9517-0 data sheet rev. e | page 40 of 80 programmable n delay refin (ref1) refin (ref2) clk clk ref1 ref2 status status r divider vco status programmable r delay reference switchover ref_sel cprset v cp v s gnd rset distribution reference refmon cp status ld p, p + 1 prescaler a/b counters n divider bypass lf low dropout regulator (ldo) vco phase frequency detector lock detect charge pump pll reference hold 01 0 1 divide by 2, 3, 4, 5, or 6 06424-070 figure 54. reference and vco status monitors vco calibration the ad9517 on-chip vco must be calibrated to ensure proper operation over process and temperature. vco calibration centers the dc voltage at the internal vco input (at the lf pin) for the selected configuration; this is normally required only during initial configuration and any time the pll settings change. vco calibra- tion is controlled by a calibration controller driven by the r divider output. the calibration requires that the input reference clock be present at the refin pins, and that the pll be set up properly to lock the pll loop. during the first initialization after a power-up or a reset of the ad9517 , a vco calibration sequence is initiated by setting register 0x018[0] = 1b. this can be done during initial setup, before executing an update registers (register 0x232[0] = 1b). subsequent to initial setup, a vco calibration sequence is initiated by resetting register 0x018[0] = 0b, executing an update registers operation, setting register 0x018[0] = 1b, and executing another update registers operation. a readback bit, bit 6 in register 0x1f, indicates when a vco calibration is finished by returning a logic true (that is, 1b). the sequence of operations for the vco calibration is as follows: 1. program the pll registers to the proper values for the pll loop. note that that automatic holdover mode must be disabled, and the vco divider must not be set to static. 2. ensure that the input reference signal is present. 3. for the initial setting of the registers after a power-up or reset, initiate vco calibration by setting register 0x018[0] = 1b. subsequently, whenever a calibration is desired, set register 0x018[0] = 0b, update registers; and then set register 0x018[0] = 1b, update registers. 4. a sync operation is initiated internally, causing the outputs to go to a static state determined by normal sync function operation. 5. the vco calibrates to the desired setting for the requested vco frequency. 6. internally, the sync signal is released, allowing outputs to continue clocking. 7. the pll loop is closed. 8. the pll locks. a sync is executed during the vco calibration; therefore, the outputs of the ad9517 are held static during the calibration, which prevents unwanted frequencies from being produced. however, at the end of a vco calibration, the outputs may resume clocking before the pll loop is completely settled. the vco calibration clock divider is set as shown in table 54 (register 0x018[2:1]). the calibration divider divides the pfd frequency (reference frequency divided by r) down to the calibration clock. the calibration occurs at the pfd frequency divided by the calibration divider setting. lower vco calibration clock frequencies result in longer times for a calibration to be completed. the vco calibration clock frequency is given by f cal_clock = f refin /( r cal_div ) where: f refin is the frequency of the refin signal. r is the value of the r divider. cal_div is the division set for the vco calibration divider (register 0x018[2:1]). the vco calibration takes 4400 calibration clock cycles. therefore, the vco calibration time in pll reference clock cycles is given by time to calibrate vco = 4400 r cal_div pll reference clock cycles table 29. example time to complete a vco calibration with different f refin frequencies f refin (mhz) r divider pfd time to calibrate vco 100 1 100 mhz 88 s 10 10 1 mhz 8.8 ms 10 100 100 khz 88 ms
data sheet ad9517 -0 rev. e | page 41 of 80 vco calibration must be manually initiated . this allows for flexibility in deciding what order to program registers and when to initiate a cal ibration, instead of having it happen every time certain pll registers have their values change. for example, t his allows for the vco frequency to be changed by small amounts without having a n automatic calibration occur each time ; this should be done with caution and only whe n the user knows that t he vco control voltage is not going to exceed the nominal best performance limits . f or example, a few 100 khz steps are fine, but a few mhz might not be. in addition , because the calibration procedure results in rapid changes in the vco frequency, the dist ribution section is automatically placed in sync until the calibration is finished. therefore, this temporary loss of outputs must be expected. a vco calibration should be initiated under the following conditions: ? after changing any of the pll r, p, b , an d a divider settings , or after a change in the pll reference c lock frequency. this, in effect, means any time a pll register or reference clock is changed such that a different vco frequency result s. ? whenever system calibration is desired . the vco is desig ned to operate properly over extremes of temperatures even when it is first calibrated at the opposite extreme. however, a vco calibration can be initiated at any time , if desired. clock distribution a clock channel consists of a pair (or double pair, in the case of cmos) of outputs that share a common divider. a clock output consists of the drivers that connect to the output pins. the clock outputs have either lvpecl or lvds/cmos signal levels at the pins. the ad9517 has f our clock channels: two channels are lvpecl ( four outputs); two channels are lvds/cmos (up to four lvds outputs or up to eight cmos outputs). each channel has its own programmable divider that divides the clock frequency that i s applied to its input . the lvpecl channel dividers can divide by any integer from 2 to 32, or the divider can be bypassed to achieve a divide by one. each lvds / cmos chan nel divider contain s two of these divider blocks in a cascaded configuration. the tota l division of the channel is the product of the divide value of t he cascaded dividers. this allows divide values of (1 to 32 ) (1 to 32 ) , or up to 1024 (not e that this is not all values from 1 to 1024 but only the set of numbers that are the product of th e two dividers). if the user wishes to use the channel dividers, the vco divider must be used after the on - chip vco. this is b ecause the internal vco frequency is above the maximum channel divider input frequency ( 1600 mhz) . the vco divider can be set to d ivide by 2, 3, 4, 5, or 6. external clock signals connected to the clk input also require the vco divider if the frequency of the signal is greater than 1600 mhz. t he channel dividers allow for a selection of various duty cycles, depending on the currentl y set division . that is, for any specific division, d , the output of the divider can be set to high for n + 1 input clock cycles and low for m + 1 input clock cycles (where d = n + m + 2) . for example, a divide - by - 5 can be high for one divider input cycle and low for four cycles , o r a divi de - by - 5 c an be high for three divider input cycles and low for two cycles . o ther combinations are also possible. the channel dividers include a du ty - cycle correction function that can be disabled . in contrast to the selec table duty cycle just described, this function can correct a non - 50% duty cycle caused by an odd division . however, this requires that the division be set by m = n + 1. in addition, the channel dividers allow a coarse phase offset or delay to be set . d epe nding on the divi sion selected, the output can be delayed by up to 31 input clock cycles. the divider outputs can also be set to start high or start low . internal vco or e xternal cl k as clock sou rce the clock dis tribution of the ad9517 has two clock input sources: an internal vco or an external clock connected to the clk/ clk pins. either the internal vco or clk must be chosen as the source of the clock signal to distribute. whe n the internal vco is selected as the source, the vco divider must be used. when clk is selected as the source, it is not necessary to use the vco divider if the clk frequency is less than the maximum channel divider input frequency ( 1600 mhz ); otherwise , the vco divider must be used to reduce the frequency to one acceptable by the channel dividers. table 30 shows how the vco , clk, and vco divider are selected. register 0x1e1[1:0] select s the channel divider source and determine s whether the vco divider is used. it is not possible to select the vco without using the vco divider. table 30 . selecting vco or clk as s ource for channel divider, and whether vco divider is used register 0x1e1 channel divider sourc e vco d ivider bit 1 bit 0 0 0 clk used 0 1 clk not used 1 0 vco used 1 1 not allowed not allowed clk or vco direct to lvpecl outputs it is possible to connect either the internal vco or the clk (whichever is selected as the input to the vco divider ) directly to the lvpecl outputs, out0 to out3. this configuration can pass frequencies up to the maximum frequency of the vco directly to the lvpecl outputs. the lvpecl outputs may not be able to provide a full voltage swing at the highest frequencies.
ad9517 -0 data sheet rev. e | page 42 of 80 t o connect the lvpecl outputs directly to the internal vco or clk, the vco divider must be selected as the source to the distribution section, even if no channel use s it . either the internal vco or the clk can be selected as the source for the direct - to - ou tput routing. table 31. settings for routing vco divider input directl y to lvpecl o utputs register setting selection 0x1e1[1:0] = 00b clk is the source; vco divider selected 0x1e1[1:0] = 10b vco is the source; vco divider selected 0x192[1] = 1b direct to out0 and out1 output s 0x198[1] = 1b direct to out 2 and out 3 output s clock frequency divisio n the total frequency division is a combination of the vco divider (when used) and the channel divider. when the vco divider is used, the total division from the vco or clk to the output is the product of the vco divider (2, 3, 4, 5, and 6) and the division of the channel divider. table 32 and table 33 indicate how the frequency divisi on for a channel is set. for the lvpecl outputs, there is only one divider per channel. for the lvds/ cmos outputs, there are two dividers (x.1, x.2) cascaded per channel. table 32 . frequency division for divider 0 and divider 1 clk or vco selected vco divider channel divider direct to output frequency division clk/vco 2 to 6 1 (bypassed) yes 1 clk/vco 2 to 6 1 (bypassed) no (2 to 6) (1) clk/vco 2 to 6 2 to 32 no (2 to 6) (2 to 32) clk not used 1 (bypassed) no 1 clk not used 2 to 32 no 2 to 32 table 33 . frequency division for divider 2 and divider 3 clk or vco selected vco divider channel divider frequency division x.1 x.2 clk/vco 2 to 6 1 (bypassed) 1 (bypassed) (2 to 6) (1) (1) clk/v co 2 to 6 2 to 32 1 (bypassed) (2 to 6) (2 to 32) (1) clk/vco 2 to 6 2 to 32 2 to 32 (2 to 6) (2 to 32 ) ( 2to 32 ) clk not used 1 1 1 clk not used 2 to 32 1 (2 to 32) (1) clk not used 2 to 32 2 to 32 2 to 32 (2 to 32) the channel divider s feeding the lvpecl output drivers contain one 2 - to - 32 frequency divider. this di vider provides for division by 2 to 32. divi sion by 1 is accomplished by bypassing the divider. the dividers also provide for a programmable duty cycle , with optional duty - cy cle corr ection when the divide ratio is odd. a p hase offset or delay in increments of the input clock cycle is select able . the channel dividers operate with a signal at their inputs up to 1600 mhz. the features and settings of the dividers are selected by programming the appropriate setup and control registers (see table 52 through table 62 ). vco d ivider the vco divider provides frequency division between the internal vco or the external clk input and the clock distribution channel dividers. the vco divider can be set to divide by 2, 3, 4, 5, or 6 (s ee table 60 , register 0x1e0[2:0] ). channel divider s lvpecl o utputs each pair of lvpecl outputs is driven by a channel divider. there are t wo channel dividers (0, 1) drivi ng four lvpecl outputs (out0 to out 3). tabl e 34 gives the register locations used for setting the division and other functions of these dividers . the division is set by the values of m and n . t he divider can be bypassed ( equivalent to divide - by -1 , divider circuit is powered down ) by setting the bypass bit. the duty - cycle correction can be enabled or disabled according to the setting of the dccoff bit s. table 34. s etting d x for d ivider 0 and divider 1 1 divider low cycles m high cycles n bypass dccoff 0 0x190[7:4] 0x190[3:0] 0x191[7] 0x192[0] 1 0x196[7:4] 0x196[3:0] 0x197[7] 0x198[0] 1 note that the value stored in the register = # of cycles minus 1. c hannel freq uency d ivision (0, 1) for each channel (where the channel number is x : 0, 1 ), the frequency division, d x , is set by the values of m and n ( four bits each, representing d ecimal 0 to decimal 15) , where number of low cy cles = m + 1 number of high cycle s = n + 1 the cycles are cycles of the clock signal currently routed to the input of the channel dividers (vco divider out or clk). when a divider is bypassed, d x = 1. otherwise, d x = (n + 1) + (m + 1) = n + m + 2. this allows each channel divider to divide by a ny integer from 2 to 32.
data sheet ad9517 -0 rev. e | page 43 of 80 duty cycle and duty - cycle correction (0, 1) the duty cycle of the clock signal at the output of a channel is a result of some or all of the following conditions: ? what are the m and n values for the channel ? ? is the dcc enabled? ? is the vco divider used ? ? what is the clk input duty cycle ? (the internal vco has a 50% duty cycle.) the dcc function is enabled by default for each channel divider. however, the dcc function can be disabled individually for each channel divider by setting the dccoff bit for that channel. certain m and n values for a channel divider result in a non - 50% duty cycle. a non - 50% duty cycle can also result with an even division, if m n. the duty - cycle correction function automatically corrects non - 50% duty cycles at the channel divider output to 50% duty cycle. duty - cycle correction requires the following channel divider conditions: ? an even division must be set as m = n. ? an odd divi sion must be set as m = n + 1. when not bypassed or corrected by the dcc function, the duty cycle of each channel divider output is the numerical value of (n + 1)/(n + m + 2) , expressed as a percentage ( %). t he duty cycle at the output of the channel divid er for various configurations is s hown in table 35 to table 37 . table 35 . duty c ycle with vco d ivider ; input duty cycle i s 50% vco d ivider d x output duty cy cle n + m + 2 dcc off = 1 dccoff = 0 even 1 (divider bypassed) 50% 50% odd = 3 1 (divider bypassed) 33.3% 50% odd = 5 1 (divider bypassed) 40% 50% even, odd even (n + 1)/ (n + m + 2) 50% ; r equires m = n even, odd odd (n + 1)/ (n + m + 2) 50% ; r equires m = n + 1 tab le 36 . duty c ycle with vco divider; input duty cycle is x% vco d ivider d x output duty cy cle n + m + 2 dccoff = 1 dccoff = 0 even 1 (divider bypassed) 50% 50% odd = 3 1 (divider bypassed) 33.3% (1 + x%)/3 odd = 5 1 (divider byp assed) 40% (2 + x%)/5 even even (n + 1)/ (n + m + 2) 50%, r equires m = n odd (n + 1)/ (n + m + 2) 50%, r equires m = n + 1 odd = 3 even (n + 1)/ (n + m + 2) 50% , r eq u ires m = n odd = 3 odd (n + 1)/ (n + m + 2) (3n + 4 + x%)/(6n + 9) , r equires m = n + 1 odd = 5 even (n + 1)/ (n + m + 2) 50%, r equires m = n odd = 5 odd (n + 1)/ (n + m + 2) (5n + 7 + x%)/(10n + 15), r equires m = n + 1 table 37 . channel divider output duty c ycle w hen the vco divider is not us ed input clock duty c ycle d x output duty cycle n + m + 2 dccoff = 1 dccoff = 0 any 1 1 (divider bypassed) same as input duty cycle any even (n + 1)/ (m + n + 2) 50% , r equires m = n 50% odd (n + 1)/ (m + n + 2) 50% , r equires m = n + 1 x% odd (n + 1)/ (m + n + 2) (n + 1 + x%)/(2 n + 3) , r equires m = n + 1 th e internal vco has a duty cycle of 50%. therefore, when the vco is connected direct ly to the output, the duty cycle is 50% . if the clk input is routed direct ly to the output, the duty cycle of the output is the sa me as the clk input.
ad9517 -0 data sheet rev. e | page 44 of 80 phase o ffset or coarse time de lay (0, 1) each channel divider allows for a phase offset , or a coarse time delay, to be programmed by setting register bits (s ee table 38 ). th ese setting s determine the numbe r of cycles ( successive rising edges) of the channel divider input frequency by which to offset , or delay , the rising edge of the output of the divider . this delay is with respect to a non delayed output (that is, with a phase offset of zero ) . the amount of the delay is set by five bits loaded into the phase offset (po) reg ister plus the start high (sh) bit for each channel divider . when the start high bit is set , t he delay is also affected by the number of low cycles (m) that are programmed for the divider. the sync function must be used to make phase offsets effective (s ee the synchronizing the outputs s ync function section ). table 38. setting phase offset and d ivision for d ivider 0 and divider 1 divider start high (sh) phase o ffset ( po ) low cycles m high cycles n 0 0x191[4] 0x191[3:0] 0x190[7:4] 0x190[3:0] 1 0x197[4] 0x197[3:0] 0x196[7:4] 0x196[3:0] let t = delay (in seconds) . c = delay (in cycles of clock signal at input to d x ). t x = period of the c lock signal at the input of the divider, d x (in seconds) . = 16 sh [4] + 8 po [3] + 4 po [2] + 2 po [1] + 1 po [0] t he channel divide - by is set as n = high cycles and m = low cycles . case 1 for 15: t = t x c = t/t x = case 2 for 16: t = ( ? 16 + m + 1) t x c = t/t x by giving each divider a different phase offset, output - to - output delays can be set in increments of the channel divider input clock cycle. figure 55 shows the results of setting such a coars e offset between outputs. channel divider outputs div = 4, duty = 50% 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 tx divider 0 divider 1 divider 2 channel divider input sh = 0 po = 0 sh = 0 po = 1 sh = 0 po = 2 1 tx 2 tx 06424-071 figure 55 . effect of coarse phase offset (or del ay) channel divide rs lvds/cmos o utputs channel d ivider 2 and channel divider 3 each drive a pair of lvds outputs , giving a total of four lvds outputs (out 4 to out 7 ). alternatively, each of these lvds differential outputs can be configured individually as a pair (a and b) of cmos single- ended outputs, providing for up to eight cmos outputs. by default , the b output of each pair is off but can be turned on as desired. channel divider 2 and channel divider 3 each consist of t wo cascaded , 2 to 32 , frequency dividers . the channel frequency division is d x.1 d x.2 or up to 1024. divide - by - 1 is achieved by bypassing one or both of these dividers. both of t he divide rs also have dcc enabled by default, but this function can be disabled , if desired , by setting the dccoff bit of the channe l. a coarse phase offset or delay is also programmable (see the phase offset or coarse time delay (divider 2 and divider 3) section ). the channel dividers operate up to 1600 mhz. the features and settings of the dividers are selected by programming the appropriate setup and control registers (see table 52 and table 53 through table 62 ). table 39 . setting division ( d x ) for d ivider 2 , divider 3 1 divider m n bypass dccoff 2 2.1 0x199[7:4] 0x199[3:0] 0x19c[4] 0x19d[0] 2.2 0x19b[7:4] 0x19b[3:0] 0x19c[5] 0x19d[0] 3 3.1 0x19e[7:4] 0x19e[3:0] 0x1a1[4] 0x1a2[0] 3.2 0x1a0[7:4] 0x1a0[3:0] 0x1a1[5] 0x1a2[0] 1 note that the value stored in the register = # of cycles minus 1. channel frequency d ivision ( divider 2 and divider 3) the division for each channel div ider is set by the bits in the registers for the individual dividers ( x.y = 2.1, 2.2, 3.1, and 3.2) n umber of low cyc les = m x.y + 1 n umber of high cy cles = n x.y + 1 when both x.1 and x.2 are bypassed, d x = 1 1 = 1 . when only x.2 is bypassed, d x = (n x.1 + m x.1 + 2) 1. when both x.1 and x.2 are not bypassed , d x = (n x.1 + m x.1 + 2) (n x.2 + m x.2 + 2). by cascading the dividers, channel division up to 1024 can be obtained. however, n ot all integer value divisions from 1 to 1024 are obtainable ; o nly the va lues that are the product of the separate divisions of the two dividers (d x.1 d x.2 ) can be realized. if only one divider is needed w hen using d ivider 2 and divider 3, use the first one (x.1) and bypass the second one (x.2). do not bypass x.1 and use x.2.
data sheet ad9517 -0 rev. e | page 45 of 80 duty c ycle and duty - cycle correction ( divider 2 and divider 3) the same duty cycle and dcc considerations apply to d ivider 2 and divider 3 as to d ivider 0 and divider 1 (see the duty cycle and duty - cycle correction (0, 1) se ction ) ; h owever, with these channel dividers, the number of possible configurations is even more complex . duty - cycle correction on d ivider 2 and divider 3 requires the following channel divider conditions: ? an even d x.y must be set as m x.y = n x.y (low cycl es = high cycles). ? an odd d x.y must be set as m x.y = n x.y + 1 (the number of low cycles must be one greater than the number of high cycles). ? if only one divider is bypassed, it must be the second divider, x.2. ? if only one divider has an even divide - by, it must be the second divider, x.2. the possibilities for the duty cycle of the output clock from d ivider 2 and divider 3 are shown in table 40 t hrough table 44 . table 40 . divid er 2 and divider 3 duty c ycle ; vco divider u sed; duty cycle correction o ff ( dccoff = 1) vco d ivider d x.1 d x.2 output duty c ycle n x.1 + m x.1 + 2 n x.2 + m x.2 + 2 even 1 1 50% odd = 3 1 1 33.3% odd = 5 1 1 40% even even, o dd 1 (n x.1 + 1)/ (n x.1 + m x.1 + 2) odd even, o dd 1 (n x.1 + 1)/ (n x.1 + m x.1 + 2) even even, o dd even, o dd (n x.2 + 1)/ (n x.2 + m x.2 + 2) odd even, o dd even, o dd (n x.2 + 1)/ (n x.2 + m x.2 + 2) table 41. divider 2 and divider 3 duty cycle; vco divider not use d; duty cycle correction o ff ( dccoff = 1) input clock duty c ycle d x.1 d x.2 output duty cycl e n x.1 + m x.1 + 2 n x.2 + m x.2 + 2 50% 1 1 50% x% 1 1 x% 50% even, o dd 1 (n x.1 + 1)/ (n x.1 + m x.1 + 2) x% even, o dd 1 (n x.1 + 1)/ (n x.1 + m x.1 + 2) 50% even, o dd even, o dd (n x.2 + 1)/ (n x.2 + m x.2 + 2) x% even, o dd even, o dd (n x.2 + 1)/ (n x.2 + m x.2 + 2) table 42. divider 2 and divider 3 duty c ycle ; vco divider u sed; duty cycle correction is o n ( dccoff = 0) ; vco divider input duty cy cle = 50% vco d ivider d x.1 d x.2 output duty cyc le n x.1 + m x.1 + 2 n x.2 + m x.2 + 2 even 1 1 50% odd 1 1 50% even even (n x.1 = m x.1 ) 1 50% odd even (n x.1 = m x.1 ) 1 50% even odd (m x.1 = n x.1 + 1) 1 50% odd odd (m x.1 = n x.1 + 1) 1 50% even even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% odd even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% even odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% odd odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% even odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) 50% odd odd (m x.1 = n x.1 + 1 ) odd (m x.2 = n x.2 + 1) 50% table 43. divider 2 and divider 3 duty cycle; vco divider us ed; duty cycle correction on ( dccoff = 0); vco divider input duty cycl e = x% vco d ivider d x.1 d x.2 output duty cycle n x.1 + m x.1 + 2 n x.2 + m x.2 + 2 even 1 1 50% odd = 3 1 1 (1 + x%)/3 odd = 5 1 1 (2 + x%)/5 even even (n x.1 = m x.1 ) 1 50% odd even (n x.1 = m x.1 ) 1 50% even odd (m x.1 = n x.1 + 1) 1 50% odd = 3 odd (m x.1 = n x.1 + 1) 1 (3n x.1 + 4 + x%)/ (6n x.1 + 9) odd = 5 odd (m x.1 = n x. 1 + 1) 1 (5n x.1 + 7 + x%)/ (10n x.1 + 15) even even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% odd even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% even odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% odd odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% even odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) 50% odd = 3 odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) (6n x.1 n x.2 + 9n x.1 + 9n x.2 + 13 + x%)/ (3(2n x.1 + 3) (2n x.2 + 3)) odd = 5 odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) ( 10n x.1 n x.2 + 15n x.1 + 15n x.2 + 22 + x%)/ (5(2 n x.1 + 3) (2 n x.2 + 3))
ad9517 -0 data sheet rev. e | page 46 of 80 table 44. divider 2 and divider 3 duty cycle; vco divider not use d; duty cycle correction o n ( dccoff = 0) input clock duty cycle d x.1 d x.2 output duty cycl e n x.1 + m x.1 + 2 n x.2 + m x.2 + 2 50% 1 1 50% 50% even (n x.1 = m x.1 ) 1 50% x% 1 1 x% (high) x% even (n x.1 = m x.1 ) 1 50% 50% odd (m x.1 = n x.1 + 1) 1 50% x% odd (m x.1 = n x.1 + 1) 1 (n x.1 + 1 + x%)/ (2n x.1 + 3) 50% even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% x% even (n x.1 = m x.1 ) even (n x.2 = m x.2 ) 50% 50% odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% x% odd (m x.1 = n x.1 + 1) even (n x.2 = m x.2 ) 50% 50% odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) 50% x% odd (m x.1 = n x.1 + 1) odd (m x.2 = n x.2 + 1) (2n x.1 n x.2 + 3n x.1 + 3n x.2 + 4 + x%)/ ((2n x.1 + 3)(2n x.2 + 3)) p hase o ffset or coarse time de lay ( divider 2 and divider 3) d ivider 2 and divider 3 can be set to have a phase offset or delay. the phase offset is set by a combination of the bits i n the phase offset and start high registers (s ee table 45 ). table 45. setting phase of fset and division for d ivider 2 and divider 3 divider start high ( sh ) phase o ffset (po) low cycles m high cycles n 2 2.1 0x19c[0] 0x19a[3:0] 0x199[7:4] 0x199[3:0] 2.2 0x19c[1] 0x19a[7:4] 0x19b[7:4] 0x19b[3:0] 3 3 .1 0x1a1[0] 0x19f[3:0] 0x19e[7:4] 0x19e[3:0] 3.2 0x1a1[1] 0x19f[7:4] 0x1a0[7:4] 0x1a0[3:0] let t = delay (in seconds) . x.y = 16 sh [0] + 8 po[3] + 4 po[2] + 2 po[1] + 1 po[0]. t x.1 = period of the clock signal at the input to d x.1 (in seconds) . t x.2 = period of the clock signal at the input to d x.2 (in seconds) . case 1 when x.1 15 an d x.2 15 : t = x.1 t x.1 + x.2 t x.2 case 2 when x.1 15 and x.2 16 : t = x.1 t x.1 + ( x.2 ? 16 + m x.2 + 1) t x.2 case 3 when x.1 16 and x.2 15 : t = ( x.1 ? 16 + m x.1 + 1) t x.1 + x.2 t x.2 case 4 when x.1 16 and x.2 16 : t = ( x.1 ? 16 + m x.1 + 1) t x.1 + ( x.2 ? 16 + m x.2 + 1) t x.2 fine delay adjust ( divider 2 and divider 3) each ad9517 lvds/cmos output (out 4 to out 7 ) include s an analog delay element that can be programmed to give variable time delays ( t ) in the clock signal at that output. divider x.2 divider x.1 t outm outm bypass fine delay adjust cmos lvds cmos t outn outn bypass fine delay adjust cmos lvds cmos output drivers clk vco divider 06424-072 figure 56 . fine delay (out 4 to out 7) the amount of delay applied to the clock signal is determined by programming four registers per output (see table 46). table 46 . setting analog fine delays output (lvds/cmos) ramp capacitors ramp current delay fraction delay bypass out 4 0x 0 a1[5:3] 0x 0 a1[2:0] 0x 0 a2[5:0] 0x 0 a0[0] out 5 0x 0 a4[5:3] 0x 0 a4[2:0] 0x 0a 5[5:0] 0x 0 a3[0] out 6 0x 0 a7[5:3] 0x 0 a7[2:0] 0x 0 a8[5:0] 0x 0 a6[0] out 7 0x 0 aa[5:3] 0x 0 aa[2:0] 0x 0 ab[5:0] 0x 0 a9[0]
data sheet ad9517 -0 rev. e | page 47 of 80 calculating the fine delay the following values and equations are used to calculate the delay of the delay block. i ramp (a) = 200 ( ramp cur rent + 1) n umber of cap acitors = n umber of b it s = 0 in ramp capacitor s + 1 example: 101 = 1 + 1 = 2; 110 = 1 + 1 = 2; 100 = 2 + 1 = 3; 001 = 2 + 1 = 3; 111 = 0 + 1 = 1 . delay range (ns) = 200 (( no. of caps + 3)/( i ramp )) 1.3286 ( ) ( ) 6 1 10 16000.34 ns 4 ? ? ? ? ? ? ? ? ? +?+= ? ramp ramp i capsof no. i offset delay full scale (ns) = delay range + offset fine delay (ns) = delay range delay fraction (1/63 ) + offset note that o nly delay frac tion values up to 47 decimal (101111b; 0x2f) are supported. in no case can the fine delay exceed one - half of the output clock period . if a delay longer than half of the clock period is attempted, the output stop s clocking. the delay function adds some jitter that is greater than that specified for the nondelayed output. this means that the delay function should be used pri marily for clocking digital chips, such as fpga, asic, duc, and ddc . an output with this delay enabled may not be suitable for clocking data converters. the jitter is higher for long full scales because the delay block uses a ramp and trip points to create the variable delay. a slow er ramp time produces more time jitter . synchronizing the outputs sync f unction the ad9517 clock outputs can be synchronized to each other. outputs can be individually excluded from synchronization. synchronization consists of setting the nonexcluded outputs to a preset set of static conditions and subsequently releasing these outputs to continue clocking at the same instant with the preset conditions applied. this allow s for the alignment of the edges of two or more outputs or for the spacing of edges according to the coarse phase offset settings for two or more outputs. synchronization of the outputs is executed in several ways, as follows: ? by forcing t he sync pin low and then releasing it ( manual syn c). ? by s etting and then resetting any one of the following three bits: the soft sync bi t ( register 0x230[0] ), the s oft reset bit ( register 0x 0 00[2 ] [mirrored] ), and the pow er - down distribution reference b it ( register 0x230[1] ). ? by executing s ynchronization of the outputs as part of the chip power -up sequence . ? by forcing t he reset pin low a nd then releasing it (chip reset). ? by forcing t he pd pin low and then releasing it (c hip p ower - down ). ? following completion of a vco calibration . a n internal sync signal is automatically asserted at the beginning of a vco calibration and then released upon its completion . the most common way to execute the sync function is to use the sync pin to do a manual synchronization of the outputs. this requires a low - going signal on the sync pin, which is held low and then released when synchronization is desired. the timing of the sync operation is shown in figure 57 (using vco divider) and figure 58 (vco divider not used ) . there is an uncertainty of up to one cycle of the clock at the input to the channel divider due to the asynchronous nature of the sync signal with respect to the clock edges inside the ad9517 . the delay from the sync rising edge to the beginning of synchronized output clocking is between 14 and 15 cycles of clo ck at the channel divider input , plus either one cycle of the vco divider input ( see figure 57 ), or one cycle of the channel divider input ( see figure 58) , depending on whether the vco divider is used . cycles are counted from the rising edge of the signal. another common way to execute th e sync function is by setting and resetting the soft sync bit at register 0x230[0] (see table 53 t hrough table 62 for details). bo th the setting and rese tting of the soft sync bit require an update all registers operation ( register 0x232[0] = 1) to take effect.
AD9517-0 data sheet rev. e | page 48 of 80 1234567 8 910 input to vco divider input to channel divider output of channel divider s ync pin 1 11 12 13 14 14 to 15 cycles at channel divider input + 1 cycle at vco divider input channel divider output static channel divide r output clocking channel divide r output clocking 06424-073 figure 57. sync timing when vco divider is usedclk or vco is input input to clk iinput to channel divider output of channel divider sync pin 14 to 15 cycles at channel divider input + 1 cycle at clk input 1234567 8 910 11 12 13 14 1 channel divider output static channel divide r output clocking channel divider output clocking 0 6424-074 figure 58. sync timing when vco di vider is not usedclk input only a sync operation brings all outputs that have not been excluded (by the nosync bit) to a preset condition before allowing the outputs to begin clocking in synchronicity. the preset condition takes into account the settings in each of the channels start high bit and its phase offset. these settings govern both the static state of each output when the sync operation is happening and the state and relative phase of the outputs when they begin clocking again upon completion of the sync operation. between outputs and after synchronization, this allows for the setting of phase offsets. the ad9517 outputs are in pairs, sharing a channel divider per pair (two pairs of pairs, four outputs, in the case of cmos). the synchronization conditions apply to both outputs of a pair. each channel (a divider and its outputs) can be excluded from any sync operation by setting the nosync bit of the channel. channels that are set to ignore sync (excluded channels) do not set their outputs static during a sync operation, and their outputs are not synchronized with those of the nonexcluded channels. clock outputs the ad9517 offers three different output level choices: lvpecl, lvds, and cmos. out0 to out3 are lvpecl differential outputs; and out4 to out7 are lvds/cmos outputs. these outputs can be configured as either lvds differential or as pairs of single-ended cmos outputs.
data sheet AD9517-0 rev. e | page 49 of 80 lvpecl outputsout0 to out3 the lvpecl differential voltage (v od ) is selectable from ~400 mv to ~960 mv (see register 0x0f0[3:2] to register 0x0f5[3:2]). the lvpecl outputs have dedicated pins for power supply (vs_lvpecl), allowing a separate power supply to be used. v s_lvpecl can be from 2.5 v to 3.3 v. the lvpecl output polarity can be set as noninverting or inverting, which allows for the adjustment of the relative polarity of outputs within an application without requiring a board layout change. each lvpecl output can be powered down or powered up as needed. because of the architecture of the lvpecl output stages, there is the possibility of electrical overstress and breakdown under certain power-down conditions. for this reason, the lvpecl outputs have several power-down modes. this includes a safe power-down mode that continues to protect the output devices while powered down, although it consumes somewhat more power than a total power-down. if the lvpecl output pins are terminated, it is best to select the safe power-down mode. if the pins are left floating (i.e., not connected), total power-down mode is fine. gnd 3.3 v out out 06424-033 figure 59. lvpecl output simplified equivalent circuit lvds/cmos outputsout4 to out7 out4 to out7 can be configured as either an lvds differential output or as a pair of cmos single-ended outputs. the lvds outputs allow for selectable output current from ~1.75 ma to ~7 ma. the lvds output polarity can be set as noninverting or inverting, which allows for the adjustment of the relative polarity of outputs within an application without requiring a board layout change. each lvds output can be powered down if not needed to save power. out4 to out7 can also be cmos outputs. each lvds output can be configured to be two cmos outputs. this provides for up to eight cmos outputs: out4a, out4b, out5a, out5b, out6a, out6b, out7a, and out7b. when an output is configured as cmos, cmos output a is automatically turned on. cmos output b can be turned on or off independently. the relative polarity of the cmos outputs can also be selected for any combination of inverting and noninverting (see table 57, register 0x140[7:5], register 0x141[7:5], register 0x142[7:5], and register 0x143[7:5]). out out 3 .5m a 3 .5m a 06424-034 figure 60. lvds output simplified equivalent circuit with 3.5 ma typical current source each lvds/cmos output can be powered-down, as needed, to save power. the cmos output power-down is controlled by the same bit that controls the lvds power-down for that output. this power-down control affects both cmos output a and cmos output b. however, when cmos output a is powered up, cmos output b can be powered on or off separately. out1/ out1 v s 06424-035 figure 61. cmos equivalent output circuit reset modes the ad9517 has several ways to force the chip into a reset condition that restores all registers to their default values and makes these settings active. power-on resetstart-up conditions when v s is applied a power-on reset (por) is issued when the v s power supply is turned on. this initializes the chip to the power-on conditions that are determined by the default register settings. these are indicated in the default value (hex) column of table 52. at power-on, the ad9517 also executes a sync operation, which brings the outputs into phase alignment according to the default settings. asynchronous reset via the reset pin an asynchronous hard reset is executed by momentarily pulling reset low. a reset restores the chip registers to the default settings. soft reset via register 0x00[2] a soft reset is executed by writing register 0x000[2] and register 0x000[5] = 1b. this bit is not self-clearing; it must be cleared by writing register 0x000[2] and register 0x000[5] = 0b to reset it and complete the soft reset operation. a soft reset restores the default values to the internal registers. the soft reset bit does not require an update registers command (register 0x232) to be issued.
ad9517 -0 data sheet rev. e | page 50 of 80 power - down modes chip power - down via pd the ad9517 can be put into a power - down condition by pulling the pd pin low. power - down turns off most of the functions and currents inside the ad9517 . the c hip remains in this power - down state until pd is brought back to l ogic h igh. when the ad9517 wakes up , it returns to the settings programmed into its registers prior to the powe r- down, unless the registers are changed by new programming while the pd pin is held low. the pd power - down shuts down the currents on the chip, except the bias current that is necessary to maintain the lvpecl outputs in a safe shutdown mode. this is needed to protect the lvpecl output circuitry from damage that could be caused by certain termination and load configurations when tristated. because this is not a complete power - down, it can be called sleep mode. when the ad9517 is in a pd power - down, the chip is in the following state: ? the pll is off (asynchronous power - down). ? the vco is off. ? the clk input buffer is off. ? all dividers are off. ? all lvds/cmos outputs are off. ? all lvpecl outputs are in safe off mode. ? the serial control port is active, and the chip responds to commands. if the ad9517 clock outputs must be synchronized to each other, a sync is required upon exiting power - down (see the synchronizing the outputs s ync function section ). a vco calibrat ion is not required when exiting power - down. pll power - down the pll section of the ad9517 can be selectively powered down. there are three pll operating modes set by register 0x 0 10[1:0] , as shown in table 54 . in asynchronous power - down mode, the device powers down as so on as the registers are updated. in synchronous power - down mode, the pll power - down is gated by the charge pump to prevent unwanted frequency jumps. the device goes into power - down on the occurrence of the next charge pump event after the registers are upd ated. distribution power - down the distribution section can be powered down by writing register 0x230[1] = 1b. this turns off the bias to the distribution section. if the lvpecl power - down mode is normal operation (00b), it is possible for a low impedance l oad on that lvpecl output to draw significant current during this power - down. if the lvpecl power - down mode is set to 11b, the lvpecl output is not protected from reverse bias and may be damaged under certain termination conditions. individual clock output power - down any of the clock distribution outputs can be powered down individually by writing to the appropriate registers. the register map details the individual powe r- down settings for each output (see table 52). the lvds/cmos outputs can be powered down, regardless of their output load configuration. the lvpecl outputs have multiple power - down modes (see table 56) , which give some flexibility in dealing with the various output termination condition s. when the mode is set to 10b, the lvpecl output is protected from reverse bias to 2 vbe + 1 v. if the mode is set to 11 b , the lvpecl output is not protected from reverse bias and can be damaged under certain termination conditions. this setting also aff ects the operation when the distribution block is powered down with register 0x230[1] = 1b (see the distribution power - down section). individual circuit block power - down other ad9517 circuit blocks ( such as clk, ref1, and ref2) can be powered down individually. this gives flexibility in configuring the part for power savings whenever certain chip functions are not needed.
data sheet ad9517 -0 rev. e | page 51 of 80 serial control port the ad9517 serial control port is a flexible, synchronous, serial co m munications port that allows an easy interface with many industry - standard microcontrollers and microprocessors. the ad9517 serial control port is compatible with most synchronous transfer formats, inclu d ing both the motorola spi? and intel? ssr? protocols. the serial control port allows read/write access to all registers that configure the ad9517 . single or multiple byte transfers are supported, as well as msb first or lsb first transfer formats. the ad9517 serial control p ort can be configured for a single bidirectional i/o pin (sdio only) or for two unid i rectional i/o pins (sdio/sdo) . by default, the ad9517 is in bidirectional mode, long instruction (long instruc tion is the only instruction mode supported). serial control port pin descriptions sclk (serial clock) is the serial shift clock. this pin is an input. sclk is used to synchronize serial control port reads and writes. write data bits are registered on the rising edge of this clock, and read data bits are registered on the falling edge. this pin is internally pulled down by a 30 k ? resistor to ground. sdio (serial data input/output) is a dual - purpose pin that acts as either an input only (unidirectional mode) or as both an input/output (bidirectional mode). the ad9517 defaults to the bidirectional i/o mode ( register 0x 0 00[0 ] = 0b ). sdo (serial data out) is used only in the unidirectional i/o mode ( register 0x 0 00[0 ] = 1 b ) as a separate output pin for reading back dat a. cs (chip select bar) is an active low control that gates the read and write cycles. when cs is high, sdo and sdio are in a high impedance state. thi s pin is internally pulled up by a 30 k? resistor to v s . AD9517-0 serial control port sclk 16 cs 17 sdo 21 sdio 22 06424-036 figure 62 . serial control port general operation of serial control port a write or a read operation to the ad95 17 is initiated by pulling cs low . cs stall ed high is supported in modes where three or fewer bytes of data (plus instruction data) are transferred (see table 47 ). in these modes, cs can temporarily return high on any byte boundary, allowing time for the system controller to process the next byte. cs can go high on byte boundaries only and can go high during either part (instruction or data) of the transfer. during this period, the serial control port state machine enters a wait state until all data is sent. if the system controller decides to abort the transfer before all of the data is sent, the state machine must be reset, either by completing the remain ing transfer s or by returning cs low for at least one complete sclk cycle (but less than eight sclk cycles). raising cs on a nonbyte boundary terminates the serial transfer and flushes the buffer. in the streaming mode ( see table 47 ), any number of data bytes can be transferred in a continuous stream. the register address is automatically incremented or decremented (see the msb/lsb first transfers section). cs must be raised at the end of the last byte to be transferred, thereby ending the stream mode. communication cycle instruction plus data there are two parts to a communication cycle with the ad9517 . the first part writes a 16 - bit i n struction word into the ad9517 , coincident with the first 16 sclk rising edges. the instruction word provides the ad9517 serial control port with information regarding the data transfer, which is the second part of the communication c y cle. the instruction word defines whether the upcoming data transfer is a read or a write, the number of byt es in the data tran s fer, and the starting register address for the first byte of the data transfer. write if the instruction word is for a write operation, the second part is the transfer of data into the serial control port buffer of the ad9517 . data bits are re gistered on the rising edge of sclk. the length of the transfer (1, 2, 3 bytes or streaming mode) is indicated by two bits ( [w 1:w0 ] ) in the instruction byte. when the transfer is 1, 2, or 3 bytes , but not streaming , cs can be raised after each sequence of eight bits to stall the bus (except after the last byte, where it ends the cycle). when the bus is stalled, the serial transfer resumes when cs is lowe red. raising cs on a nonbyte boundary resets the serial control port. during a write, streaming mode does not skip over reserved or blank registers ; therefore, the user must know the bit pattern to write to the reserved registers to preserve proper operation of the part. refer to the control register map (see table 52 ) to determine if the default value for reserved registers is nonzero. i t does not matter what data is written to blank registers. because data is wr itten into a serial control port buffer area, and not directly in to the actual control registers of the ad9517 , an additional operation is needed to transfer the serial control port buffer contents to the actual control registers of the ad9517 , thereby causing them to become active. the update registers operation consists of setting register 0x232[0] = 1b (this bit is self - clearing) . a ny number of bytes of data can be changed before an update registers operation is executed . t he update registers operation simultaneously actuates all register changes that have been written to the buffer since any previous update.
ad9517 -0 data sheet rev. e | page 52 of 80 read if the instruction w ord is f or a read operation, the next n 8 sclk cycles clock out the data from the address specified in the instruction word, where n is 1 to 3 as determined by [ w1:w0 ] . if n = 4, the read operation is in streaming mode , continuing until cs is raised. streaming mode does not skip over reserved or blank registers. the readback data is valid on the falling edge of sclk. the default mode of the ad9517 serial control port is the bidirectional mode. in bidirectional mode , both the sent data and the readback data appear on the sdio pin. it is also possible to set the ad9517 to unidirectional mode via the sdo active bit, re gister 0x 0 00[0 ] = 1 b . in unidirectional mode, the readback data appears on the sdo pin. a readback request reads the data that is in the seri al control port buffer area, or the data that is in the active registers (see figure 63 ). readback of the buffer or active registers is controlled by register 0x 0 04[0] . the ad9517 supports only the long instruction mode ; therefore , register 0x 0 00[4:3] must be set to 11b. (this re gister uses mirrored bits.) long instruction mode is the default at power - up or reset. the ad9517 uses register address 0x000 to register address 0x232. sclk sdio sdo cs serial control port buffer registers update registers write register 0x232 = 0x01 to udate registers active registers 06424-037 figure 63 . rela tionship between serial control port buffer registers and active registers of the ad9517 the instruction word (16 bits) the msb of the instruction word is r/ w , which indica tes whether the instruction is a read or a write. the next two bits, [ w1:w0 ] , indic a te the length of the transfer in bytes. the final 13 bi ts are the address ( [ a12:a0 ] ) at which to begin the read or write operation. for a write, the instru c tion word is fo llowed by the number of bytes of da ta indicated by bits [ w1:w0 ] ( see table 47 ). table 47 . byte transfer count w1 w0 bytes to transfer 0 0 1 0 1 2 1 0 3 1 1 streaming mode the 13 bits found in [a12:a0 ] select the address within the register map that is written to or read from during the data transfer portion of the communic a tions cycle. only bits[ a9:a0 ] are needed to cover the range of the 0x232 registers used by the ad9517 . bits [ a12:a10 ] must always be set to 0b. for mu l tibyte transfers, this address is the starting byte address. in msb first mode, subsequent bytes decrement the address. msb/lsb first transf ers the ad9517 instruction word and byte data can be msb first or lsb first. any data written to register 0x000 must be mirrored ; the upper four bits (bits[7:4] ) with the lower four bits (bits[3:0 ). this makes it irrelevant whethe r lsb first or msb first is in effect. as an example of this mirroring , se e the default setting for this register: 0x18, which mirrors b it 4 and bit 3. this sets the long instruction mode ( which is the default and the only mode that is supported) . the def ault for the ad9517 is msb first. when lsb first is set by register 0x000 [1] and register 0x000 [6] , it takes effect immediately because it affects only the operation of the serial control port a nd does not require that an update be executed. when msb first mode is active, the instruction and data bytes must be written from msb to lsb. multibyte data transfers in msb first format start with an i n struction byte that includes the register address o f the most significant data byte. subsequent data bytes must follow in order from the high address to the low address. in msb first mode, the serial control port internal address generator decrements for each data byte of the multibyte transfer cycle. whe n lsb f irst is active , the instruction and data bytes must be written from lsb to msb. multibyte data transfers in lsb first format start with an i n struction byte that includes the register address of the least si g nificant data byte followed by multiple da ta bytes. the inte r nal byte address generator of the serial control port increments for each byte of the mu l tibyte transfer cycle. the ad9517 serial control port register address decrements from the register address just written toward 0x000 for multibyte i/o operations if the msb first mode is active (default). if the lsb first mode is a c tive, the register address of the serial control port increments from the address just written toward address 0x232 for multibyte i/o operations. streaming mode always terminates when it hits a ddress 0x232. note that unused addresses are not skipped during multibyte i/o operations. table 48 . streaming mode (no addresses are skipped) write m ode address direction stop sequence lsb first increment 0x230, 0x231, 0x232, stop msb first decrement 0x001, 0x000, 0x232, stop
data sheet AD9517-0 rev. e | page 53 of 80 table 49. serial control port, 16-bit instruction word, msb first msb lsb i15 i14 i13 i12 i11 i10 i9 i8 i7 i6 i5 i4 i3 i2 i1 i0 r/w w1 w0 a12 = 0 a11 = 0 a10 = 0 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 cs scl k don't care sdio a12 w0 w1 r/w a11 a10 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 d7 d6 d5 d4 d3 d2 d1 d0 d7 d6 d5 d4 d3 d2 d1 d0 don't care don't care don't care 16-bit instruction header register (n) data register (n ? 1) data 0 6424-038 figure 64. serial control port writemsb fi rst, 16-bit instruct ion, two bytes data cs sclk sdio sdo register (n) data 16-bit instruction header register (n ? 1) data register (n ? 2) data register (n ? 3) data a12 w0w1 r/w a11 a10 a9 a8 a7 a6 a5 a4 a3 a2 a1 a0 don't care don't care don't care don't care d7 d6 d5 d4 d3 d2 d1 d0 d7 d6 d5 d4 d3 d2 d1 d0 d7 d6 d5 d4 d3 d2 d1 d0 d7 d6 d5 d4 d3 d2 d1 d0 06424-039 figure 65. serial control port readmsb fi rst, 16-bit instruction, four bytes data t s don?t care don?t care w1w0a12a11a10a9a8a7a6a5d4d3d2d1d0 don?t care don?t care r/w t ds t dh t high t low t clk t c cs sclk sdio 0 6424-040 figure 66. serial control port writemsb firs t, 16-bit instruction, timing measurements data bit n ? 1 data bit n cs sclk sdio sdo t dv 06424-041 figure 67. timing diagram for serial control port register read cs sclk don't care don't care 16-bit instruction header register (n) data register (n + 1) data sdio don't care don't care a0 a1 a2 a3 a4 a5 a6 a7 a8 a9 a10 a11 a12 d1d0r/w w1 w0 d2 d3 d4 d5 d6 d7 d0 d1 d2 d3 d4 d5 d6 d7 0 6424-042 figure 68. serial control port writelsb fi rst, 16-bit instruction, two bytes data
AD9517-0 data sheet rev. e | page 54 of 80 cs sclk sdio t high t low t clk t s t ds t dh t c bit n bit n + 1 06424-043 figure 69. serial control port timingwrite table 50. serial control port timing parameter description t ds setup time between data and rising edge of sclk t dh hold time between data and rising edge of sclk t clk period of the clock t s setup time between cs falling edge and sclk rising edge (start of communication cycle) t c setup time between sclk rising edge and cs rising edge (end of communication cycle) t high minimum period that sclk should be in a logic high state t low minimum period that sclk should be in a logic low state t dv sclk to valid sdio and sdo (see figure 67)
data sheet ad9517 -0 rev. e | page 55 of 80 thermal performance table 51 . thermal parameters for the 48- lead lfcsp symbol thermal characteristic using a jedec jesd51 -7 plus jedec jesd51 - 5 2s2p test board value (c/w) ja junction -to - ambient thermal resistance, natural convection per jedec jesd51 - 2 (still air) 24.7 jma junction -to - ambient thermal resistance, 1.0 m/sec airflow per jedec jesd51 - 6 (moving air) 21.6 jma junction -to - ambient thermal resistance, 2.5 m/sec airflow per jedec jesd51 - 6 (moving air) 19.4 jb junction -to - board thermal resistance, natural convection per jedec jesd51 - 8 (still air) 12.9 jb junction -to - board characterization parameter, natural convection per jedec jesd51 - 6 (still air) and jedec je sd51-8 11.9 jb junction -to - board characterization parameter, 1.0 m/sec airflow per jedec jesd51 - 6 (moving air) and jedec jesd51 -8 11.8 jb junction -to - board characterization parameter, 2.5 m/sec airflow per jedec jesd51 - 6 (moving air) and jedec jesd51 -8 11.6 jc junction -to - case thermal resistance (die -to - heat sink) per mil -std- 883, method 1012.1 1.3 jt junction -to - top - of - package characterization parameter, natural convection per jedec jesd51 - 2 (still air) 0.1 jt junction -to - top - of - package character ization parameter, 1. 0 m/sec airflow per jedec jesd51 - 2 (still air) 0.2 jt junction -to - top - of - package characterization parameter, 2. 0 m/sec airflow per jedec jesd51 - 2 (still air) 0.3 use the following equation to determine the junction temperature of the ad9517 on the application pcb: t j = t case + ( jt pd ) where: t j is the junction temperature (c). t case is the case temperature (c) measured by the user at the top center of the package. jt is the value from table 51 . pd is the power dissipation of the device (see table 17). va lu e s of ja are provided for package comparison and pcb design considerations. ja can be used for a first - or der approximation of t j by the following equation : t j = t a + ( ja pd ) where t a is the ambient temperature (c). va lu e s of jc are provided for package comparison and pcb design considerations when an external heat sink is required. va lu e s of jb are prov ided for package comparison and pcb design considerations.
ad9517 -0 data sheet rev. e | page 56 of 80 control register s control register map overview table 52. control register map overview reg. addr . (hex) parameter bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value (hex) serial port configuration 0x000 serial p ort c onfig uration sd o active lsb f irst soft r eset long instruction long instruction soft r eset lsb f irst sd o active 0x18 0x001 blank 0x002 reserved 0x003 part id part id (read only) 0x11 0x 0 04 read b ack control blank read b ack active r egisters 0x00 pll 0x010 pfd and c harge p ump pfd p olarity c harge p ump c urrent c harge p ump mode pll power-down 0x7d 0x011 r c ounter 14 -b it r d ivider , bits[ 7:0 ] (lsb) 0x01 0x012 blank 14- bit r d ivider , bits[ 13:8 ] (msb) 0x00 0x013 a c ounter blank 6- bit a c ounter 0x00 0x014 b c ounter 13- bit b c ounter, b its [ 7:0 ] (lsb) 0x03 0x015 blank 13- bit b c ounter, b its[ 12:8 ] (msb) 0x00 0x016 pll control 1 set cp p in to v cp /2 r eset r counter r eset a and b counters r eset all c ount ers b counter by pass p rescaler p 0x06 0x017 pll control 2 status pin c ontrol antibacklash pulse w idth 0x00 0x018 pll control 3 reserved lock detect c ounter digital lock detect w indow disable digital lock d etect vco calibration d ivider vco c al n ow 0x06 0x019 pll control 4 r, a, b c ounters sync pin r eset r path d elay n path d elay 0x00 0x0 1a pll control 5 reserved reference frequency monitor t hreshold ld pin c ontrol 0x00 0x01b pll control 6 vco frequency monitor ref2 ( refin ) frequency m onitor ref1 (refin) frequency m onitor refmon pin c ontrol 0x00 0x01c pll control 7 disable switchover deglitch select ref2 use ref_sel pin reserved ref2 power -on ref1 power -on differential reference 0x00 0x01d pll control 8 reserved pll status register d isable ld pin comparator e nable holdover e nable external holdover control holdover e nable 0x00 0x0 1e pll control 9 reserved 0x00 0x01f pll r eadback r eserved vco c al f inished holdover active ref2 s elected vco f requency > th reshold ref2 f requency > t hreshold ref1 f requency > t hreshold digital lock d etect n/a 0x020 to 0x04f blank
data sheet ad9517 -0 rev. e | page 57 of 80 reg. addr . (hex) parameter bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value (hex) fine delay adjust out 4 to out 7 0x0 a0 out4 d elay b ypass blank out4 d elay b ypass 0x01 0x0 a1 out4 d elay full -sc ale blank out4 ramp c apacitors out4 ramp c urrent 0x00 0x0 a2 out4 d elay fr action blank out4 delay f raction 0x00 0x0 a3 out5 d elay b ypass blank out5 d elay b ypass 0x01 0x0 a4 out5 d elay full -s cale blank out5 ramp c apacitors out5 ramp c urrent 0x00 0x0 a5 out5 d elay f raction blank out5 delay f raction 0x00 0x0 a6 out6 d elay b ypass blank out6 d elay b ypass 0x01 0x0 a7 out6 d elay full -s cal e blank out6 ramp c apacitors out6 ramp c urrent 0x00 0x0 a8 out6 d elay f raction blank out6 delay f raction 0x00 0x0 a9 out7 d elay by pass blank out7 d elay b ypass 0x 01 0x0 aa out7 d elay full -s cale blank out7 ramp c apacitors out7 ramp c urrent 0x00 0x0 ab out7 d elay f raction blank out7 delay f raction 0x00 0x0 ac to 0x0 ef blank lvpecl outputs 0x0 f0 out0 blank out0 i nvert out0 lvpecl differential v oltage out0 power-down 0x08 0x0 f1 out1 blank out1 i nvert out1 lvpecl differential v oltage out1 power -down 0x 0a 0x0f2, 0x0 f3 reserved 0x0 f4 out2 blank out2 i nvert out2 lvpecl differe ntial v oltage out2 power-down 0x08 0x0 f5 out3 blank out3 i nvert out3 lvpecl differentia l v oltage out3 power-down 0x0a 0x0 f6 to 0x13f blank lvds/cmos outputs 0x140 out4 out4 cmos o utput p olarit y out4 lvds/ cmos o utput p olarity out4 cmos b out4 s elect lvds/cmos out4 lvds o utput c urrent out4 p ower -d own 0x 42 0x141 out5 out5 cmos o utput p ola rit y out5 lvds/ cmos output p olarity out5 cmos b out5 s elect lvds/cmos out5 lvds o utput c urrent out5 power -d own 0x43 0x142 out6 out6 cmos output p olarit y out6 lvds/ cmos output p olarity out6 cmos b out6 select lvds/cmos out6 lvds output c urrent out6 power -d own 0x 42 0x143 out7 out7 cmos output p olarit y out7 lvds/ cmos output p olarity out7 cmos b out7 select lvds/cmos out7 lvds output c urrent out7 p ower -d own 0x 43 0x 144 to 0x 18f blank
ad9517 -0 data sheet rev. e | page 58 of 80 reg. addr . (hex) parameter bit 7 (msb) bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 (lsb) default value (hex) lvpecl channel dividers 0x190 divider 0 (pecl) divider 0 low c ycles div ider 0 high c ycles 0x00 0x191 divider 0 b ypass divider 0 n osync divider 0 force h igh divider 0 start h igh divider 0 phase o ffset 0x80 0x192 blank r eserved divi der 0 d irect to o utput divider 0 dccoff 0x00 0x193 to 0x195 reserved 0x196 divider 1 (pecl) divider 1 low c y cles divider 1 high c ycles 0x00 0x197 divider 1 b ypass divider 1 n osync divider 1 force h i gh divider 1 start h igh divider 1 phase o ff set 0x00 0x198 blank r eserved divider 1 d irect to o utput divider 1 dccoff 0x00 lvds/cmos channel divid ers 0x199 divider 2 (lvds /cmos ) low cycles divider 2 .1 high cycles divider 2 .1 0x22 0x19a phase offset divider 2 .2 phase offset divider 2 .1 0x00 0x19b low cycles divider 2 .2 high cycles divider 2 .2 0x11 0x19c reserved bypass divider 2 .2 bypass divid er 2 .1 divider 2 n osync divider 2 force h igh start high divider 2 .2 start high divider 2 .1 0x00 0x19d blank r eserved divider 2 dccoff 0x00 0x19e divider 3 (lvds /cmos ) low cycles div ider 3 .1 high cycles di vider 3 .1 0x22 0x19f phase offset di vider 3 .2 p hase offset divi der 3 .1 0x00 0x1a0 low cycles d ivider 3 .2 high cycles divide r 3 .2 0x11 0x1a1 r eserved bypass divider 3 .2 bypass di vider 3 .1 divider 3 n osync divider 3 force h igh start high divider 3 .2 start high divider 3 .1 0x00 0x1a2 blank r eserved divider 3 dccoff 0x00 0x1a3 r eserved 0x1a4 to 0x1df blank vco divider and clk input 0x1e0 vco d ivider blank r eserved vco divider 0x02 0x1e1 input c lk s r eserved power d own clock input section power down vco c lock i nterface power d own vco and clk select vco or clk bypass vco d ivider 0x00 0x1e2 to 0x22a blank system 0x230 power down and sync reserved power down sync power down distribution r eference soft sync 0x00 0x231 blank r eserved 0x00 update all registers 0x232 update a ll r egisters blank updat e a ll r egisters ( self - c learing bi t) 0x00
data sheet ad9517 -0 rev. e | page 59 of 80 control register map descrip tion s table 53 through table 62 provide a detailed description of each of the control register functions. the registers are liste d by hexadecimal address. a range of bits (for example, from bit 5 through bit 2) is indicated using a colon and brackets, as follows: [5:2]. table 53 . serial port configuration and part id reg. addr (hex) bits name description 0x000 [7:4] mirrored, bits[3:0] bits[7:4] should always mirror bits[3:0] so that it do es not matter whether the part is in msb or lsb first mode (see bit 1, register 0x00 0). the u ser should set the bits as follows: bit 7 = bit 0. bit 6 = bit 1. b it 5 = bit 2. bit 4 = bit 3. 3 long instruction short/long instruction mode. this part uses long instruction mode only, so this bit should always be set to 1b. 0: 8- bit instruction (short). 1: 16 - bit instruction (long) (default). 2 soft res et soft reset. 1: soft reset; restores default values to internal registers. not self - clearing. must be cleared to 0b to complete reset operation. 1 lsb first msb or lsb data orientation. 0: data - oriented msb first; addressing decrements (defaul t). 1: data - oriented lsb first; addressing increments. 0 sdo active selects unidirectional or bidirectional data transfer mode. 0: sdio pin used for write and read; sdo set to high impedance; bidirectional mode (default). 1: sdo used for read , sdio used for write; unidirectional mode. 0x003 [7:0] part id (read only) uniquely identifies the dash version ( - 0 through - 4) of the ad9517 ad9517 - 0: 0x11 ad9517- 1: 0x51 ad9517-2: 0x91 ad9517- 3: 0x53 ad9517- 4: 0xd3 0x004 0 read back active registers select s register bank used for a readback. 0: read s back buffer registers (default). 1: read s back active registers.
ad9517 -0 data sheet rev. e | page 60 of 80 table 54 . pll reg. addr . (hex) bits name description 0x 0 10 7 pfd p olarity sets the pfd polarity. negative polarity is for use (if needed) with external vco/vcxo only . the on - chip vco re quires positive polarity; bit 7 = 0b. 0: positive; higher control vo ltage produces higher frequency (default). 1: negative ; higher control v oltage produces lower frequency . [6:4] cp c urrent charge pump current (with cprset = 5.1 k?). 6 5 4 i cp (ma) 0 0 0 0.6 0 0 1 1.2 0 1 0 1.8 0 1 1 2.4 1 0 0 3.0 1 0 1 3.6 1 1 0 4.2 1 1 1 4.8 (default) [3:2] cp m ode charge pump operating mode. 3 2 charge pump mode 0 0 high impedance state . 0 1 force source current (pump up) . 1 0 force sink current (pump down) . 1 1 normal operation (default). [1:0] pll p ower-down pll operating mode. 1 0 mode 0 0 normal operation . 0 1 asynchronou s power -down (default). 1 0 normal operation . 1 1 synchronous power -down. 0x 0 11 [7:0] 14 -b it r d ivider , bits [ 7:0 ] (lsb) r divider lsbs lower eight bits (default = 0x01) . 0x 0 12 [5:0] 14 -b it r d ivider , bits[13: 8 ] (msb) r divider msbs upper six bits (default = 0x00) . 0x 0 13 [5:0] 6-b it a counter a counter (part of n divider) (default = 0x00) . 0x 0 14 [7:0] 13 -b it b c ounter , bits [ 7:0 ] (lsb) b counter (part o f n divider) lower eight bits (default = 0x03) . 0x 0 15 [4:0] 13 -b it b counter, bits [ 12:8 ] (msb) b counter (par t of n divider) upper five bits (default = 0x00) . 0x 0 16 7 set cp p in to v cp /2 set s the cp pin to one - half of the v cp supply voltage. 0: cp normal operation (default). 1: cp pin set to v cp /2. 6 reset r counter reset s r c ounter (r divider) . 0: normal (default). 1: holds the r counter in reset . 5 reset a , b counters reset s a and b counters (part of n divider) . 0: normal (defau lt) . 1: holds the a and b counters in reset . 4 reset a ll counters reset s r, a, and b counters . 0: normal (default). 1: holds the r, a, and b counters in reset . 3 b c ounter b counter bypass. this is valid only when operating the prescaler i n fd mode. b ypass 0: normal (default). 1: b counter is set to divide - by - 1. this allows the prescaler setting to determine the divide for the n divider .
data sheet ad9517 -0 rev. e | page 61 of 80 reg. addr . (hex) bits name description 0x016 [2:0] prescaler p prescaler: dm = dual modulus and fd = fixed divide. 2 1 0 mode prescaler 0 0 0 fd divide - by - 1. 0 0 1 fd divide - by - 2. 0 1 0 dm divide - by - 2 (2/3 m ode). 0 1 1 dm divide - by - 4 (4/5 m ode). 1 0 0 dm divide - by - 8 (8/9 m ode). 1 0 1 dm divide - by - 16 (16/17 m ode). 1 1 0 dm divide - by - 32 (32/33 m ode) (defaul t) . 1 1 1 fd divide - by - 3. 0x01 7 [7:2] status pin select s the signal that is connected to the status pin . control 7 6 5 4 3 2 level or dynamic signal signal at status pin 0 0 0 0 0 0 lvl ground ( dc) (default). 0 0 0 0 0 1 dyn n divider output (after the delay) . 0 0 0 0 1 0 dyn r divider output (after the delay) . 0 0 0 0 1 1 dyn a divider output . 0 0 0 1 0 0 dyn prescaler output . 0 0 0 1 0 1 dyn pfd up pulse . 0 0 0 1 1 0 dyn pfd down pulse . 0 x x x x x lvl ground ( dc ); for all other cases of 0xxxxx b not specified above . the selections that follow are the same as refmon . 1 0 0 0 0 0 lvl ground ( dc). 1 0 0 0 0 1 dyn ref1 clock (differential reference when in differential mode) . 1 0 0 0 1 0 dyn ref2 clock ( not available in differential mode) . 1 0 0 0 1 1 dyn selected reference to pll (differential reference when in differential mode) . 1 0 0 1 0 0 dyn unselected reference to pll (not available in differential mode). 1 0 0 1 0 1 lvl status of selected reference (status of differential reference) ; active high . 1 0 0 1 1 0 lvl status of unselected refere n ce (not available in differential mode) ; active high . 1 0 0 1 1 1 lvl status ref1 frequency (active high) . 1 0 1 0 0 0 lvl status ref2 frequency (active high) . 1 0 1 0 0 1 lvl (status ref1 frequency) and (status ref2 frequency) . 1 0 1 0 1 0 lvl (dld) and (s tatus of selected reference) and (s tatus of vco) . 1 0 1 0 1 1 lvl status of vco f requency (active high) . 1 0 1 1 0 0 lvl selected reference ( low = ref1, h igh = ref2) . 1 0 1 1 0 1 lvl digital lock detect (dld) ; active high . 1 0 1 1 1 0 lvl holdover active (active high) . 1 0 1 1 1 1 lvl ld pin comparator output (active high) . 1 1 0 0 0 0 lvl v s (pll sup ply) . 1 1 0 0 0 1 dyn ref1 clock (differential reference when in differential mode) . 1 1 0 0 1 0 dyn ref2 clock (not available in differential mode) . 1 1 0 0 1 1 dyn selected reference to pll (differential reference when in differential mode) . 1 1 0 1 0 0 dyn u nselected reference to pll (not available when in differential mode) . 1 1 0 1 0 1 lvl status of selected reference (st atus of differential reference); a ctive l ow. 1 1 0 1 1 0 lvl status of unselected reference (not available in differential mode) ; active low . 1 1 0 1 1 1 lvl status of ref1 frequency (active low) . 1 1 1 0 0 0 lvl status of ref2 frequency (active low) . 1 1 1 0 0 1 lvl ( status of ref1 frequency ) and ( status of ref2 frequency ) . 1 1 1 0 1 0 lvl ( dld ) and (s tatus of selected reference ) and ( status of vco ) . 1 1 1 0 1 1 lvl status of vco f requency (active low) . 1 1 1 1 0 0 lvl selected reference ( low = ref2, h igh = ref1) . 1 1 1 1 0 1 lvl digital lock detect (dld) (active low) . 1 1 1 1 1 0 lvl holdover active (active low) . 1 1 1 1 1 1 lvl ld pin comparator output (active low) .
ad9517 -0 data sheet rev. e | page 62 of 80 reg. addr . (hex) bits name description 0x017 [1:0] antibacklash 1 0 antibacklash pulse width (ns) pulse w idth 0 0 2.9 (default). this is the recommended setting; it does not normally need to be changed. 0 1 1.3 . this setting may be necessary if the pfd frequency > 50 mhz. 1 0 6.0 . 1 1 2.9 . 0x018 [6:5] lock detect counter required consecutive number of pfd cycles with edges inside lock detect window before the dld indicates a locked condition. 6 5 pfd cycles to determine lock 0 0 5 (default). 0 1 16 . 1 0 64 . 1 1 255 . 4 digital lock d etect window if the time dif ference of the rising edges at the inputs to the pfd is less than th e lock detect window time, the digital lock detect flag is set. the flag remains set until the time difference is greater than the loss - of - lock threshold. 0: high range (default). 1: low range. 3 disable digital digital lock detect operation. lock detect 0: normal lock detect operation (default). 1: disable s lock detect. [2:1] vco c al divider vco calibration d ivider. divider used to generate the vco calibration clock from the pll reference clock. 2 1 vco calibration clock divider 0 0 2. this setting is fine for pfd frequencies < 12.5 mhz. the pfd frequency is f ref / r. 0 1 4. this setting is fine for pfd frequencies < 25 mhz. 1 0 8. this setting is fine for p fd frequencies < 50 mhz. 1 1 16 (default) . this settin g is fine for any pfd frequency but also results in the longest vco calibration time. 0 vco cal n ow bit used to initiate the vco calibration. this bit must be toggled from 0 b to 1 b in the active registers. to initiate calibration, use the following three steps: first , e nsure that the input reference signal is present; second , s et to 0 b (if not zero already), followed by an update bit (register 0x232, bit 0); and third , p rogram to 1 b , followed by an o ther update bit (register 0x232, bit 0 ). clearing this bit discards the vco calibration and usually results in the pll losing lock. the user must ensure that the holdover enable bits in register 0x01d = 00b during vco calibration. 0x019 [7:6] r, a, b cou nters 7 6 action sync pin reset 0 0 does nothing on sync (default). 0 1 asynchronous reset . 1 0 synchronous reset . 1 1 does nothing on sync . [5:3] r path d elay r path d elay (default = 0 x00) (see table 2 ). [2:0] n path d elay n path d elay (default = 0x00) (see table 2 ).
data sheet ad9517 -0 rev. e | page 63 of 80 reg. addr . (hex) bits name description 0x0 1a 6 reference f requency monitor sets the reference (ref1/ref2) frequency monitors detection threshold frequency. this does not affect the vco frequency monitors detection threshold (see table 16 : ref1, ref2, and vco frequency status m onitor parameter ). threshold 0: frequency valid if frequency is above the higher frequency thr eshold (default). 1: frequency valid if frequency is above the lower frequency threshold. [5:0] ld p in control select s the signal that is connected to the ld pin . 5 4 3 2 1 0 level or dynamic signal signal at ld pin 0 0 0 0 0 0 lvl digital lock detect (high = lock, low = unlock) (default). 0 0 0 0 0 1 dyn p- channel , open - drain lock detect (analog lock detect) . 0 0 0 0 1 0 dyn n- channel , open - drain lock detect (analog lock detect) . 0 0 0 0 1 1 hiz h igh - z ld pin . 0 0 0 1 0 0 cur current source lock detect (110 a when dld is true) . 0 x x x x x lvl ground ( dc); for all other cases of 0xxxxx b not specified above . the selections that follow are the same as refmon . 1 0 0 0 0 0 lvl ground ( dc). 1 0 0 0 0 1 dyn re f1 clock (differential reference when in differential mode) . 1 0 0 0 1 0 dyn ref2 clock ( not available in differential mode) . 1 0 0 0 1 1 dyn selected reference to pll (differential reference when indifferential mode) . 1 0 0 1 0 0 dyn unselecte d reference to pll (not available in differential mode) . 1 0 0 1 0 1 lvl status of selected reference (status of differential reference) ; a ctive high . 1 0 0 1 1 0 lvl status of unselected refere n ce (not available in differential mode); active high. 1 0 0 1 1 1 lvl status ref1 frequency (active high) . 1 0 1 0 0 0 lvl status ref2 frequency (active high) . 1 0 1 0 0 1 lvl (status ref1 frequency) and (status ref2 frequency) . 1 0 1 0 1 0 lvl (dld) and ( s tatus of selected reference) and ( st atus of vco) . 1 0 1 0 1 1 lvl status of vco f requency (active high) . 1 0 1 1 0 0 lvl selected reference ( low = ref1, h igh = ref2) . 1 0 1 1 0 1 lvl digital lock detect (dld) ; active high. 1 0 1 1 1 0 lvl holdover active (active high) . 1 0 1 1 1 1 lvl not available . d o not use . 1 1 0 0 0 0 lvl v s (pll supply) . 1 1 0 0 0 1 dyn ref1 clock (differential reference when in differential mode) . 1 1 0 0 1 0 dyn ref2 clock (not available in differenti al mode) . 1 1 0 0 1 1 dyn selected reference to pll (differential reference when in differential mode). 1 1 0 1 0 0 dyn unselected reference to pll (not available when in differential mode). 1 1 0 1 0 1 lvl s tatus of selected reference (status of differential reference) ; active low . 1 1 0 1 1 0 lvl status of unselected reference (not available in differential mode); active low. 1 1 0 1 1 1 lvl status of ref1 frequency (active low) . 1 1 1 0 0 0 lvl status of ref2 frequency (active low) . 1 1 1 0 0 1 lvl ( status of ref1 frequency ) and (s tatus of ref2 frequency ) . 1 1 1 0 1 0 lvl ( dld ) and (s tatus of selected reference ) and (s tatus of vco ) . 1 1 1 0 1 1 lvl status of vco f requency (active low) . 1 1 1 1 0 0 lvl selected reference ( low = ref2, h igh = ref1) . 1 1 1 1 0 1 lvl digital lock detect (dld) ; active low . 1 1 1 1 1 0 lvl holdover active (active low) . 1 1 1 1 1 1 lvl not available. d o not u se.
ad9517 -0 data sheet rev. e | page 64 of 80 reg. addr . (hex) bits name description 0x01b 7 vco enable s or disable s vco frequency monitor. frequency monitor 0: disable s vco frequency monitor (default). 1: enable s vco frequency monitor. 6 ref2 ( refin ) enable s or disable s ref2 frequency monitor. f requency monitor 0: disable s ref2 frequency monitor (default). 1: enable s ref2 frequency monitor. 5 ref1 (refin) f requency monitor ref1 (refin) frequency monitor enable; this is for both ref1 (single - ended) and refin (differential) inputs (as selected by differential reference mode). 0: disable s ref1 (refin) frequency monitor (default). 1: enable s ref1 (refin) frequency monitor. [4:0] refmon select s the signal that is connected to the refmon pin . pin control 4 3 2 1 0 level or dynamic signal si gnal at refmon pin 0 0 0 0 0 lvl ground ( dc) (default). 0 0 0 0 1 dyn ref1 clock (differential reference when in differential mode) . 0 0 0 1 0 dyn ref2 clock ( not available in differential mode) . 0 0 0 1 1 dyn selected reference to pll (dif ferential reference when in differential mode). 0 0 1 0 0 dyn unselected reference to pll (not available in differential mode) . 0 0 1 0 1 lvl status of selected reference (status of differential reference) ; active high . 0 0 1 1 0 lvl status of unselected refere n ce (not available in differential mode) ; active high . 0 0 1 1 1 lvl status ref1 frequency (active high) . 0 1 0 0 0 lvl status ref2 frequency (active high) . 0 1 0 0 1 lvl (status ref1 frequency) and (status ref2 frequency) . 0 1 0 1 0 lvl (dld) and ( s tatus of selected reference) and ( s tatus of vco) . 0 1 0 1 1 lvl status of vco f requency (active high) . 0 1 1 0 0 lvl se lected reference ( low = ref1, h igh = ref2) . 0 1 1 0 1 lvl digital lock detect (dld) ; active low. 0 1 1 1 0 lvl holdover active (active high) . 0 1 1 1 1 lvl ld pin comparator output (active high) . 1 0 0 0 0 lvl v s (pll supply) . 1 0 0 0 1 dyn ref1 clock (differential reference when in differential mode) . 1 0 0 1 0 dy n ref2 clock (not available in differential mode) . 1 0 0 1 1 dyn selected reference to pll (differential reference when in differential mode) . 1 0 1 0 0 dyn unselected reference to pll (not avai lable in differential mode) . 1 0 1 0 1 lvl status of selected reference (status of differential reference) ; active low. 1 0 1 1 0 lvl status of unselected reference (not available in differential mode) ; active low . 1 0 1 1 1 lvl status of ref1 frequency (active low) . 1 1 0 0 0 lvl status of ref2 frequency (active low) . 1 1 0 0 1 lvl ( status of ref1 frequency ) and ( status of ref2 frequency ) . 1 1 0 1 0 lvl ( dld ) and ( status of selected reference ) and (s tatus of vco ) . 1 1 0 1 1 lvl status of vco f requency (active low) . 1 1 1 0 0 lvl selected reference ( low = ref2, h igh = ref1) . 1 1 1 0 1 lvl digital lock detect (dld) ; active low . 1 1 1 1 0 lvl holdover active (active low) . 1 1 1 1 1 lvl ld pin comparator output (active low) . 0x01c 7 disable disable s or enable s the switchover deglitch circuit. switchover 0: ena ble s switchover deglitch circuit (default). d eglitch 1: disable s switchover deglitch circuit. 6 select ref2 if r egis ter 0x 0 1c, bit 5 = 0b , select s reference for pll . 0: select s ref1 (default). 1: select s ref2. 5 use ref_sel pin s et s method of pll reference selection . 0: use s register 0x 01c, bit 6 (default). 1: use s ref_sel pin. [4 :3] reserved reserve d (default: 00b) .
data sheet ad9517 -0 rev. e | page 65 of 80 reg. addr . (hex) bits name description 0x01c 2 ref2 power -on t his bit turns the ref2 power on. 0: ref2 power off (default). 1: ref2 power on. 1 ref1 power -on t his bit turns the ref1 power on. 0: ref1 power off (default). 1: ref1 power on. 0 differential re ference selects the pll reference mode, differential or single - ended. single - ended must be selected for the a uto matic s witchover between ref1 and ref2 to work. 0: single - ended reference mode (default). 1 : differential reference mode. 0x01d 4 pll s tatus disables the pll status register re adback. r egister disable 0: pll status register enable (default). 1: pll status register disable. 3 ld p in c omparator e nable enables the ld pin voltage comparator. this function is used with the ld pin current source lock detect mode. w hen in the internal (automatic) holdover mode, this function enables the use of the voltage on the ld pin to determine if the pll was previously in a locked state (see figure 53 ). otherwise, this function can be used with the refmon and status pins to monitor the voltage on this pin. 0: disable s ld pin comparator; internal/automatic holdover controller treats this pin as true (high) (default). 1: enable s ld pin comparator. 2 holdover enab le along with bit 0, enables the holdover function. automatic h oldover must be disabled during vco calibration. 0: holdover disabled (default). 1: holdover enabled. 1 external enables the external hold control through the sync pin. (this disables the internal holdover mode.) holdover control 0: automatic holdover mode holdover controlled by automatic holdover circuit. (default) 1: external holdover mode holdover controlled by sync pin. 0 holdover enabl e along with bit 2, enables the holdover function. automatic h oldover must be disabled during vco calibration. 0: holdover disabled (default). 1: holdover enabled. 0x01f 6 vco c al finished read - only register: i ndicates status of the vco calibratio n. 0: vco calibration not finished. 1: vco calibration finished. 5 holdover active read - only register: i ndicates if the part is in the holdover state (see figure 53 ). this is not the same as holdover enabled. 0: n ot in holdover. 1: holdover state active. 4 ref2 selected read - only register: indicates which pll reference is selected as the input to the pll. 0: ref1 selected (or differential reference if in differential mode). 1: ref2 selected. 3 vco f requency > threshold read - only register: indicates if the vco frequency is greater than the threshold (see table 16 : ref1, ref2, and vco frequency status m onitor). 0: vco frequency is less than the threshold . 1: vco fre quency is greater than the threshold . 2 ref2 f requency > threshold read - only register: indicates if the frequency of the signal at ref2 is greate r than the threshold frequency set by register 0x1a, bit 6 . 0: ref2 frequency is less than threshold freq uency. 1: ref2 frequency is greater than threshold frequency. 1 ref1 f requency > threshold read - only register: indicates if the frequency of the signal at ref2 is greater than the threshold frequency set by register 0x 01a, bit 6 . 0: ref1 frequency is less than threshold frequency. 1: ref1 frequency is greater than threshold frequency. 0 digital l ock detect read - only register: d igital lock detect. 0: pll is not locked. 1: pll is locked.
ad9517 -0 data sheet rev. e | page 66 of 80 table 55. fine dela y adjust out 4 to out 7 reg. addr . (hex) bi ts name description 0x0 a0 0 out 4 d elay bypass bypass es or use s the delay function. 0: use s delay function. 1: bypass es delay function (default) . 0x0 a1 [ 5:3 ] out 4 r amp c apacitors selects the number of ramp capacitors used by the delay function. the combination of the number of the capacitors and the ramp current sets the delay full scale. 5 4 3 number of capacitors 0 0 0 4 (default) 0 0 1 3 0 1 0 3 0 1 1 2 1 0 0 3 1 0 1 2 1 1 0 2 1 1 1 1 [2:0] out 4 r amp c urrent ramp current for the delay function. the combination of the number of capacitors and the ramp current sets the delay full scale. 2 1 0 current (a) 0 0 0 200 (default) 0 0 1 400 0 1 0 600 0 1 1 800 1 0 0 1000 1 0 1 1200 1 1 0 1400 1 1 1 1600 0x0 a2 [5:0] out 4 delay f raction selects the fraction of the full - scale delay desired (6 - bit bi nary). a setting of 000000 b gives zero delay. only delay values up to 47 decimal s (101111b; 0x 2f) are supported (default = 0x00) . 0x0 a3 0 o ut 5 delay bypass bypass es or use s the delay function. 0: use s delay function. 1: bypass es delay function (default) . 0x0 a4 [5:3] out 5 r amp capacitors selects the number of ramp capacitors used by the delay function. the combination of the number of the capacitors and the ramp current sets the delay full scale. 5 4 3 number of capacitors 0 0 0 4 (default) 0 0 1 3 0 1 0 3 0 1 1 2 1 0 0 3 1 0 1 2 1 1 0 2 1 1 1 1
data sheet ad9517 -0 rev. e | page 67 of 80 reg. addr . (hex) bi ts name description 0x0 a4 [2:0] out 5 r amp c urrent ramp current for the delay function. the combination of the number of capacitors and the ramp current sets the delay full scale. 2 1 0 current (a) 0 0 0 200 (default) 0 0 1 400 0 1 0 600 0 1 1 800 1 0 0 1000 1 0 1 1200 1 1 0 1400 1 1 1 1600 0x0 a5 [5:0] out 5 d elay f raction selects the fraction of the full - scal e delay desired (6 - bit binary). a setting of 000000b give s zero delay. only delay values up to 47 decimal s (101111b; 0x2f) are supported (de fault = 0x00). 0x0 a6 0 out 6 d elay bypass bypass es or use s the delay function. 0: use s delay function . 1: bypass es delay function (default) . 0x0 a7 [5:3] out 6 r amp c apacitors selects the number of ramp capacitors used by the delay function. the combination of the number of capacitors and the ramp current sets the delay full scale. 5 4 3 number of capacitors 0 0 0 4 (default) 0 0 1 3 0 1 0 3 0 1 1 2 1 0 0 3 1 0 1 2 1 1 0 2 1 1 1 1 [2:0] out 6 r amp c urrent ramp current for the delay function. the combination of the number of capacitors and the ramp current sets the delay full scale. 2 1 0 current (a) 0 0 0 200 (default) 0 0 1 400 0 1 0 600 0 1 1 800 1 0 0 1000 1 0 1 1200 1 1 0 1400 1 1 1 1600 0x0 a8 [5:0] out 6 d elay f raction selects the fraction of the full - scale delay desired (6 - bit binary). a setting of 000000b gives zero delay. only delay values up to 47 decimal s (101111b; 0x2f) are supported (default = 0x00). 0x0 a9 0 out 7 d elay bypass bypass es or use s the delay function. 0: use s delay function. 1: bypass es delay function (default) .
ad9517 -0 data sheet rev. e | page 68 of 80 reg. addr . (hex) bi ts name description 0x0 aa [5:3] out 7 r amp c apacitors selects the number of ramp capacitors used by the delay function. the combination of the number of capa citors and the ramp current sets the delay full scale. 5 4 3 number of capacitors 0 0 0 4 (default) 0 0 1 3 0 1 0 3 0 1 1 2 1 0 0 3 1 0 1 2 1 1 0 2 1 1 1 1 [2:0] out 7 r amp c urrent ramp current for the delay function. t he combination of the number of capacitors and the ramp current sets the delay full scale. 2 1 0 current value (a) 0 0 0 200 (default) 0 0 1 400 0 1 0 600 0 1 1 800 1 0 0 1000 1 0 1 1200 1 1 0 1400 1 1 1 1600 0x0 ab [5 :0] out 7 d elay f raction selects the fraction of the full - scale delay desired (6 - bit binary). a setting of 000000b gives zero delay. only delay values up to 47 decimal s (101111b; 0x2f) are supported (default = 0x00). table 56. lvp ecl outputs reg. addr . (hex) bits name description 0x0f0 4 out0 invert sets the output polarity. 0: noninverting (default). 1: inverting. [3:2] out0 lvpecl sets the lvpecl output differential voltage (v od ). differential voltage 3 2 v od (mv) 0 0 400 0 1 600 1 0 780 (default) 1 1 960 [1:0] out0 power - down lvpecl power - down modes. 1 0 mode output 0 0 normal operation (default). on 0 1 partial power - down, reference on; use only if there are no external load resistors . off 1 0 partial power - down, reference on, safe lvpecl power - down. off 1 1 total power - down, reference off; use only if there are no external load resistors. off
data sheet ad9517 -0 rev. e | page 69 of 80 reg. addr . (hex) bits name description 0x0f1 4 out1 invert sets the output polarity. 0: noninverting (default). 1 : inverting. [3:2] out1 lvpecl sets the lvpecl output differential voltage (v od ). differential voltage 3 2 v od (mv) 0 0 400 0 1 600 1 0 780 (default) 1 1 960 [1:0] out1 power - down lvpecl power - down modes. 1 0 mode output 0 0 normal operation. on 0 1 partial power - down, reference on; use only if there are no external load resistors. off 1 0 partial power - down, reference on, safe lvpecl power - down (default). off 1 1 total power - down, reference off; use only if there are no external load resistors. off 0x0f4 4 out2 invert sets the output polarity. 0: noninverting (default). 1: inverting. [3:2] out2 lvpecl sets the lvpecl output differential voltage (v od ). differential voltage 3 2 v od (mv) 0 0 400 0 1 600 1 0 780 (default) 1 1 960 [1:0] out2 power - down lvpecl power - down modes. 1 0 mode output 0 0 normal operation (default). on 0 1 partial power - down, reference on; use only if there are no external load resistors. off 1 0 partial power - down, reference on, safe lvpecl power - down. off 1 1 total power - down, reference off; use only if there are no external load resistors. off 0x0f5 4 out3 invert sets the output polarity. 0: noninverting (default). 1: inverting. [3:2] out3 lvpecl sets the lvpecl output differential voltage (v od ). differential voltage 3 2 v od (mv) 0 0 400 0 1 600 1 0 780 (default) 1 1 960 [1:0] out3 power - down lvpecl power - down modes. 1 0 mode output 0 0 normal op eration. on 0 1 partial power - down, reference on; use only if there are no external load resistors. off 1 0 partial power - down, reference on, safe lvpecl power - down (default). off 1 1 total power - down, reference off; use only if there are no external load resistors. off
ad9517 -0 data sheet rev. e | page 70 of 80 table 57. lvds/cmos output s reg. addr . (hex) bits name description 0x 140 [7:5] out 4 o utput p olarity in cmos mode, bits[7:5] select the output polarity of each c mos output. in lvds mode, only bit 5 det ermines lvds polarity. 7 6 5 out 4 a (cmos) out 4 b (cmos) out 4 (lvds) 0 0 0 noninverting inverting noninverting 0 1 0 noninverting noninverting noninverting (default) 1 0 0 inverting inverting noninverting 1 1 0 inverting noninverting non inverting 0 0 1 inverting noninverting inverting 0 1 1 inverting inverting inverting 1 0 1 noninverting noninverting inverting 1 1 1 noninverting inverting inverting 4 out 4 cmos b in cmos mode, turn on/off the cmos b output. there is no e ffect in lvds mode. 0: turn s off the cmos b output (default) . 1: turn s on the cmos b output. 3 out 4 s elect lvds/cmos select s lvds or cmos logic levels. 0: lvds (default) . 1: cmos. [2:1] out 4 lvds o utput c urrent set s output current level in lvds mode. this has no effect in cmos mode. 2 1 current (ma) recommended termination (?) 0 0 1.75 100 0 1 3.5 100 (default) 1 0 5.25 50 1 1 7 50 0 out 4 power -d own powers down output (lvds/cmos). 0: power on (default) . 1: power off. 0x141 [7:5] out 5 o utput p olarity in cmos mode, bits[7:5] select the output polarity of each c mos output. in lvds mode, only bit 5 determines lvds polarity. 7 6 5 out 5 a (cmos) out 5 b (cmos) out 5 (lvds) 0 0 0 noninverting inverting noninverting 0 1 0 noninverting noninverting noninverting (default) 1 0 0 inverting inverting noninverting 1 1 0 inverting noninverting noninverting 0 0 1 inverting noninverting inverting 0 1 1 inverting inverting inverting 1 0 1 noninverting noninverting inverting 1 1 1 noninverting inverting invertin g 4 out 5 cmos b in cmos mode, turn s on/off the cmos b output. there is no effect in lvds mode. 0: turn s off the cmos b output (default) . 1: turn s on the cmos b output. 3 out 5 s elect lvds/cmos select s lvds or cmos logic levels. 0: lvds (defa ult) . 1: cmos. [2:1] out 5 lvds output c urrent set s output current level in lvds mode. this has no effect in cmos mode. 2 1 current (ma) recommended termination ( ?) 0 0 1.75 100 0 1 3.5 100 (default) 1 0 5.25 50 1 1 7 50
data sheet ad9517 -0 rev. e | page 71 of 80 reg. addr . (hex) bits name description 0x141 0 out 5 power -d own powers down output (lvds/cmos). 0 : power on. 1: power off (default) . 0x142 [7:5] out 6 o utput p olarity in cmos mode, bits[7:5] select the output po larity of each c mos output. in lvds mode, only bit 5 determines lvds polarity. 7 6 5 out 6 a (cmos) out 6 b (cmos) out 6 (lvds) 0 0 0 noninverting inverting noninverting 0 1 0 noninverting noninverting noninverting (default) 1 0 0 inverting inv erting noninverting 1 1 0 inverting noninverting noninverting 0 0 1 inverting noninverting inverting 0 1 1 inverting inverting inverting 1 0 1 noninverting noninverting inverting 1 1 1 noninverting inverting inverting 4 out 6 cmos b in cmos mode, turn s on/off the cmos b output. there is no effect in lvds mode. 0: turn s off the cmos b output (default) . 1: turn s on the cmos b output. 3 out 6 s elect lvds/cmos select s lvds or cmos logic levels. 0: lvds (default) . 1: cmos. [2:1] out 6 lvds output c urrent set s output current level in lvds mode. this has no effect in cmos mode. 2 1 current (ma) recommended termination (?) 0 0 1.75 100 0 1 3.5 100 (default) 1 0 5.25 50 1 1 7 50 0 out 6 power -d own power s down output (lvds/cmos). 0: power on (default) . 1: power off . 0x143 [7:5] out 7 o utput p olarity in cmos mode , bits[7:5] select the o utput polarity of each c mos output. in lvds mode, only bit 5 determines lvds polarity. 7 6 5 out 7 a (cmos) out 7 b (cmos) out 7 (lvds) 0 0 0 noninverting inverting noninverting 0 1 0 noninverting noninverting noninverting (default) 1 0 0 inver ting inverting noninverting 1 1 0 inverting noninverting noninverting 0 0 1 inverting noninverting inverting 0 1 1 inverting inverting inverting 1 0 1 noninverting noninverting inverting 1 1 1 noninverting inverting inverting 4 out 7 c mos b in cmos mode, turn s on/off the cmos b output. there is no effect in lvds mode. 0: turn s off the cmos b output (default) . 1: turn s on the cmos b output. 3 out 7 s elect lvds/cmos select s lvds or cmos logic levels. 0: lvds (default) . 1: cmos.
ad9517 -0 data sheet rev. e | page 72 of 80 reg. addr . (hex) bits name description 0x143 [2:1] out 7 lvds output c urrent set s output current level in lvds mode. this has no effect in cmos mode. 2 1 current (ma) recommended termination (?) 0 0 1.75 100 0 1 3.5 100 (default) 1 0 5.25 50 1 1 7 50 0 out 7 power -d own powers down output (lvds/cmos). 0: power on . 1: power off ( default) . table 58. lvpecl channel dividers reg. addr . (hex) bits name description 0x190 [7:4] divider 0 low c ycles number of clock cycles (minus 1) of the divider input during which divider output stays low. a value of 0x0 means that the divider is low for one input clock cycle (default = 0x0). [3:0] divider 0 high c ycles number of clock cycles (minus 1) of the divider input during which divider output stays high. a value of 0x0 means that the divider is high for one input clock cycle (default = 0x0). 0x191 7 divider 0 b ypass bypass es and power s down the divider; route s input to divider output. 0: use s divider. 1: bypass es divider (default) . 6 divider 0 nos ync no sync. 0: obey s chip - level sync signal (default) . 1: ignore s chip - level sync signal. 5 divider 0 force h igh force s divider output to high. this requires that nosync (bit 6) also be set. 0: divider output forced to low (default) . 1: divider output forced to high. 4 divider 0 start h igh selects clock output to start high or start low. 0: start s low (default ). 1: start s high. [3:0] divider 0 phase o ffset phase offset (default = 0x0). 0x192 1 divider 0 direct to o utput connect s out0 and out1 to divider 0 or directly to vco or clk . 0: out0 and out1 are conne cted to divider 0 (default) . 1: if regi ster 0x1e1[1:0] = 10b, the vco is routed directly to out0 and out1. if register 0x1e1[1:0] = 00b, the clk is routed directly to out0 and out1. if register 0x1e1[1:0] = 01b, there is no effect. 0 divider 0 dccoff duty - cycle correction function. 0: ena ble s duty - cycle correction (default) . 1: disable s duty - cycle correction. 0x196 [7:4] divider 1 low c ycles number of clock cycles of the divider input during which divider output stays low. a value of 0x0 means that the divider is low for one input clock cycle (default = 0x0). [3:0] divider 1 high c ycles number of clock cycles (minus 1) of the divider input during which divider output stays high. a value of 0x0 means that the divider is high for one input clock cycle (defau lt = 0x0). 0x197 7 divider 1 b ypass bypass es and powers down the divider; route s input to divider output. 0: use s divider (default) . 1: bypass es divider. 6 divider 1 n osync no sync. 0: obey s chip - level sync signal (default) . 1: ignore s chip - level sync signal. 5 divider 1 force h igh force s divider output to high. this requires that nosync (bit 6) also be set. 0: divider output forced to low (default) . 1: divider output forced to high.
data sheet ad9517 -0 rev. e | page 73 of 80 reg. addr . (hex) bits name description 0x197 4 divider 1 start h igh selects clock output to start high or star t low. 0: start s low (default) . 1: start s high. [3:0] divider 1 phase o ffset phase offset (default = 0x0). 0x198 1 divider 1 direct to o utput connect s out 2 and out 3 to divider 2 or directly to vco or clk . 0: out 2 and out 3 are connected to di vider 1 (default) . 1: if register 0x1e1[1:0] = 10b, the vco is routed directly to out 2 and out 3 . if register 0x1e1[1:0] = 00b, the clk is routed directly to out 2 and out 3. if register 0x1e1[1:0] = 01b, there is no effect. 0 divider 1 dccoff duty - cycl e correction function. 0: enable s duty - cycle correction (default) . 1: disable s duty - cycle correction. table 59. lvds/cmos channel dividers reg. addr . (hex) bit s name description 0x199 [7:4] low cycles divider 2.1 number of clock cycles (minus 1) of 2.1 divider input during which 2 .1 output stays low. a value of 0x0 means that the divider is low for one input clock cycle (default = 0x0). [3:0] high cycles divider 2 .1 number of clock cycles (minus 1) of 2 .1 divider input du ring which 2 .1 output stays high. a value of 0x0 means that the divider is high for one input clock cycle (default = 0x0). 0x19a [7:4] phase offset divider 2.2 refer to lvds / cmos chann el divider function description (default = 0x0). [3:0] phase offset d ivider 2.1 refer to lvds / cmos channel divider function de scription (default = 0x0). 0x19b [7:4] low cycles divider 2.2 number of clock cycles (minus 1) of 2 .2 divider input during which 2 .2 output stays low. a value of 0x0 means that the divider is low fo r one input clock cycle (default = 0x0). [3:0] high cycles divider 2.2 number of clock cycles (minus 1) of 2 .2 divider input during which 2 .2 output stays high. a value of 0x0 means that the divider is high for one input clock cycle (default = 0x0). 0x19c 5 bypass divider 2.2 bypass es (an d powers down) 2 .2 divider logic, route s clock to 2 .2 output. 0: do es not bypass (default) . 1: b ypass es . 4 bypass divider 2.1 bypass es (and powers down) 2 .1 divider logic, route s clock to 2 .1 output. 0: do es not bypass (default) . 1: b ypass es . 3 divider 2 n osync no sync. 0: o bey s chip - level sync signal (default) . 1: i gnore s chip - level sync signal. 2 divider 2 force h igh force s divider 2 output high. requires that nosync also be set. 0: f orc es low (default) . 1: f orce s high. 1 start high divider 2.2 divider 2 .2 start high/low. 0: s tart s low (default) . 1: s tart s high. 0 start high divider 2.1 divider 2 .1 start high/low. 0: s tart s low (default) . 1: s tart s high. 0x19d 0 d ivider 2 dccoff duty - cycle correction function. 0: e nable s duty - cycle correction (default) . 1: d isable s duty - cycle correction. 0x19e [7:4] low cycles divider 3.1 number of clock cycles (minus 1) of 3.1 divider input during which 3 .1 output stays low. a value of 0x0 means that the divider is low for one input clock cycle (default = 0x0). [3:0] high cycles divider 3.1 number of clock cycles (minus 1) of 3 .1 divider input during which 3 .1 output stays high. a value of 0x0 means that the divider is high for one input clock cycle (default = 0x0).
ad9517 -0 data sheet rev. e | page 74 of 80 reg. addr . (hex) bit s name description 0x19f [7:4] phase offset divider 3.2 refer to lvds / cmos chann el divider function description (default = 0x0). [3:0] phase offset divider 3.1 refer to lvds / cmos chann el divider function description (de fa ult = 0x0). 0x1a0 [7:4] low cycles divider 3.2 number of clock cycles (minus 1) of 3 .2 divider input during which 3 .2 output stays low. a value of 0x0 means that the divider is low for one input clock cycle (default = 0x0). [3:0] high cycles divider 3.2 number of clock cycles (minus 1) of 3 .2 divider input during which 3 .2 output stays high. a value of 0x0 means that the divider is high for one input clock cycle (default = 0x0). 0x 1a1 5 bypass divider 3 .2 bypass es (and powers down) 3 .2 divider logic; route s clock to 3 .2 output. 0: do es not bypass (default) . 1: b ypass es . 4 bypass divider 3 .1 bypass es (and powers down) 3 .1 divider logic; route s clock to 3 .1 output. 0: do es not bypass (default) . 1: b ypass es . 3 divider 3 n osync nosync. 0: obey s chip - level sync signal (default) . 1: ignore s chip - level sync signal. 2 divider 3 force h igh force s divider 3 output high. requires that nosync also be set. 0: force s low (default) . 1: force s high. 1 start high divider 3.2 divider 3 .2 start high/low. 0: start s low (default) . 1: start s high. 0 start high divider 3.1 divider 3 .1 start high/low. 0: start s low (default) . 1: start s high. 0x1a2 0 divider 3 dccoff duty - cycle correction function. 0: enable s duty -c ycle correction (default) . 1: disable s duty - cycle correction.
data sheet ad9517 -0 rev. e | page 75 of 80 table 60 . vco divider and c lk input reg. addr (hex) bit s name description 0x 1e0 [2:0] vco d ivider 2 1 0 divide 0 0 0 2. 0 0 1 3 . 0 1 0 4 (default) . 0 1 1 5. 1 0 0 6. 1 0 1 output static . note that setting the vco divider static should occur only after vco calibration. 1 1 0 output static . note that setting the vco divider static should occur only after vco calibration. 1 1 1 output sta tic . note that setting the vco divider static should occur only after vco calibration. 0x1e1 4 power d own clock input s ection power s down the clock input section (including clk buffer, vco divider, and clk tree). 0: normal operation (default) . 1: p ower - down. 3 power d own vco clock i nterface power s down the interface block between vco and clock distribution. 0: normal operation (default) . 1: power - down. 2 power d own vco and clk power s down both vco and clk input. 0; normal operation (default) . 1: p ower - down. 1 select vco or clk select s either the vco or the clk as the input to vco divider. 0: s elect s exter nal clk as input to vco divider (default) . 1: s elect s vco as input to vco divider; cannot bypass vco divider when thi s is selected. 0 bypass vco d ivider bypass es or use s the vco divider. 0: use s vco divider (default) . 1: bypass es vco divider; cannot select vco as input when this is selected. table 61 . system reg. addr . (hex) bit s name description 0x230 2 p ower down sync power s down the sync function. 0: normal operation of the sync function (default) . 1: powers down sync circuitry. 1 power d own distribution r eference power s down the reference for distribution section. 0: normal operation of the referen ce for the distribution section (default) . 1: power s down the reference for the distribution section. 0 soft sync the soft sync bit works the same as the sync pin, except that the polarity of th e bi t is reversed. that is , a high level forces selected channels into a predetermined static state, and a 1 -to - 0 transition triggers a sync . 0: same as sync high (default) . 1: same as sync low. table 62 . update all registers reg. addr (hex) bit s name description 0x232 0 update all r egisters this bit must be set to 1 b to transfer the contents of the buffer regis ters into the active registers . this bit is self - clearing; that is, it does not have to be set back to 0 b. 1 (self - clearing): update s all active registers to the contents of the buffer registers.
ad9517 -0 data sheet rev. e | page 76 of 80 application s information frequency planning u sing the ad9517 the ad9517 is a highly flexible pll. when choosing the pll settings and version of the ad9517 , keep in mind the following guidelines . the ad9517 has the following four frequency dividers: the reference (or r) divider, the feedback (or n) divider , the vco divider , and the channel divider. when trying to achieve a particularly difficult frequency divide ratio requiring a large amount of frequency divisio n, some of the frequency division can be done by either the vco divider or the channel divider, thus allowing a higher phase detector frequency and more flexibility in choosing the loop bandwidth. within the ad9517 family, lower vco frequencies generally result in slightly lower jitter. the difference in integrated jitter (from 12 khz to 20 mhz offset) for the same output frequency is usually less than 150 fs over the entire vco frequency range (1 .4 5 ghz to 2.95 ghz) of the ad9517 family. if the desired frequency plan can be achieved with a version of the ad9517 that has a lower vco frequency, choosing the lower frequency part results in the lowest phase noise and the lowest jitter. however, choosing a higher vco frequency may result in more flexibility in frequency planning. choosing a nominal charge pump current in the middle of the allowable range as a starting point allows the designer to increase or decrease the charge pump current, and thus allows the designer to fine - tune the pll loop bandwidth in either direction. adisimclk is a powerful pll modeling tool that can be downl oaded from www.analog.com . it is a very accurate tool for determining the optimal loop filter for a given application. using the ad9517 outputs for adc cloc k applications any high speed adc is extremely sensitive to the quality of its sampling clock. an adc can be thought of as a sampling mixer, and any noise, distortion, or timing jitter on the clock is combined with the desired signal at the analog - to - digit al output. clock in tegrity requirements scale with the analog input frequency and resolution, with higher analog input frequency applications at 14 - bit resolution being the most stringent. the theoretical snr of an adc is limited by the adc resolution and the jitter on the sampling clock. considering an ideal adc of infinite resolution where the step size and quantization error can be ignored, the available snr can be expressed approximately b y ? ? ? ? ? ? ? ? = j a tf snr 2 1 log20 (db) where: f a is the highest analog frequency being digitized. t j is the rm s jitter on the sampling clock. figure 70 shows the required sampling clock jitter as a function of the analog frequency and effective number of bits (enob). f a (mhz) snr (db) enob 10 1k 100 30 40 50 60 70 80 90 100 110 6 8 10 12 14 16 18 t j = 100 f s 200 f s 400 f s 1ps 2ps 10ps snr = 20log 1 2f a t j 06424-044 figure 70 . snr and enob vs. analog input frequency see the an - 756 application note , sampled systems and the effects of clock phase noise and jitter ; and the an- 501 applicatio n note , aperture uncertainty and adc system performance , at www.analog.com . many high performance adcs feature differential clock inputs to simplify the task of providing the required low jitter clock on a noisy pcb. (distributing a single - ended clock on a noisy pcb may result in coupled noise on the sample clock. differential distribution has inherent common - mode rejection that can provide superior clock performance in a noisy environment.) the ad9517 features both lvpecl and lvds outputs that provide differential clock outputs, which enable clock solutions that maximize converter snr performance. the input requirements of the adc (differential or single - end ed, logic level, termination) should be considered when selecting the best clocking/converter solution.
data sheet ad9517 -0 rev. e | page 77 of 80 lvpecl clock distrib ution the lvpecl ou t puts of the ad9517 provide the lowest jitter clock signals that are available from the ad9517 . the lvpecl outputs (because they are open emitter) require a dc termination to bias the output transistors. the simpl i fied equivalent circuit in figure 59 shows the lvpecl output stage. in most applications, a n lvpecl far - end thevenin termination (see figure 71 ) or y - termination (see figure 72 ) is recommended. in each ca se , the v s of the receiving buffer should match the v s_lvpecl voltage. if it does not, ac coupling is recommended ( see figure 73). in the case of figure 73 , pull - down resistors of <1 50 ? are not recommended when v s_lvepcl = 3.3 v; if used, damage to the lvpecl drivers may result. the minimum recommended pull - down resistor size for v s_lvpecl = 2.5 v is 10 0 ? . the resistor network is designed to match the transmission line impedance (50 ?) and the switching threshold (v s ? 1.3 v). v s_lvpecl lvpecl 50? 50? single-ended (not coupled) v s v s_drv lvpecl 127? 127? 83? 83? 06424-145 figure 71 . dc - coupled 3.3 v lvpecl far - end thevenin termination v s_lvpecl lvpecl z 0 = 50? v s = 3.3v lvpecl 50? 50? 50? z 0 = 50? 06424-147 figure 72 . dc - coupled 3.3 v lvpecl y - termination v s_lvpecl lvpecl 100? differential (coupled) transmission line v s lvpecl 100? 0.1nf 0.1nf 200? 200? 06424-146 figure 73 . ac - coupled lvpecl with parallel transmission line lvpecl y - termination is an elegant termination scheme that uses the fewest components and offers both odd - and even - mode impedance matching. even - mode impedance matching is an important consideration for clos ely coupled transmission lines at high frequencies. its main drawback is that it offers limited flexibility for varying the drive strength of the emitter - follower lvpecl driver. this can be an important consideration when driving long trace lengths but is us ually not an issue. in the case shown in figure 72 , where v s_lvpecl = 2.5 v, the 50 ? termination resistor that is connected to ground should be changed to 19 ?. thevenin - equivalent termination uses a resistor network to provi de 50 ? termination to a dc voltage that is below v ol of the lvpecl driver. in this case, v s_lvpecl on the ad9517 should equal v s of the receiving buffer. although the resistor combination shown in figure 72 results in a dc bias point of v s_lvpecl ? 2 v, the actual common - mode voltage is v s_lvpecl ? 1.3 v because additional current flows from the ad9517 lvpecl driver through the pull - down resistor. the circuit is identical when v s_lvpecl = 2.5 v, except that the pull - down resistor is 62.5 ? and the pull - up resistor is 250 ?. lvds clock distribut ion the ad9517 provides four clock outputs (out 4 to out 7 ) that are selectable as either cmos or lvds level outputs. lvds is a differential output option that uses a current mode output stage. the nominal current is 3.5 ma, which yields 350 mv output swing across a 100 ? resistor. an output current of 7 ma is also available in cases where a larger output swing is required. the lvds output meets or exceeds all a nsi/tia/eia - 644 specifications. a recommended termination circuit for the lvds outputs is shown in figure 74 . v s v s lvds 100? differential (coupled) lvds 100? 06424-047 figure 74 . lvds output termination see the an - 586 application note , lvds data outputs for high - speed analog - to - digital converters for more information on lvds.
ad9517 -0 data sheet rev. e | page 78 of 80 cmos clock distribution the ad9517 provides four clock outputs (out 4 to out 7 ) that are selectable as either cmos or lvds level outputs. when selected as cmos, each output becomes a pair of cmos outputs, each of which can be individually turned on or off and set as noninverting or inverting. these outputs are 3.3 v cmos compatible. whenever single - ended cmos clocking is used, some of the following general guidelines should be used. poi nt - to - point nets should be designed such that a driver has only one receiver on the net, if possible. this allows for simple termination schemes and minimizes ringing due to possible mismatched impedances on the net. series termination at the source is ge nerally required to provide transmission line matc h ing and/or to reduce current transients at the driver. the value of the resistor is dependent on the board design and timing r e quirements (typically 10 ? to 100 ? is used). cmos outputs are also limited i n terms of the capacitive load or trace length that they can drive. typically, trace lengths of less than 3 inches are re c ommended to preserve signal rise/fall times and preserve signal integrity. cmos cmos 10? 60.4? (1.0 inch) microstrip 06424-076 figure 75 . series termination o f cmos output termination at the far end of the pcb trace is a second option. the cmos outputs of the ad9517 do not supply enough current to provide a full voltage swing with a low impedance re sistive, far - end termination, as shown in figure 76 . the far - end termination network should match the pcb trace impedance and provide the desired switching point. the reduced signal swing may still meet r e ceiver input requirement s in some applications. this can be useful when driving long trace lengths on less critical nets. cmos cmos 10? 50? 100? 100? vs 06424-077 figure 76 . cmos output with far - end termination because of the limitations of single - ended cmos clocking, consider using different ial outputs when driving high speed signals over long traces. the ad9517 offers both lvpecl and lvds outputs that are better suited for driving long traces where the inherent noise immunity of di fferential signaling provides superior performance for clocking converters.
data sheet ad9517 -0 rev. e | page 79 of 80 outline dimensions * compliant to jedec standards mo-220-vkkd-2 with exception to exposed pad dimension. for proper connection of the exposed pad, refer to the pin configuration and function descriptions section of this data sheet. 1 48 12 13 37 36 24 25 * 5.55 5.50 sq 5.45 0.50 0.40 0.30 0.30 0.23 0.18 0.80 max 0.65 typ 5.50 ref coplanarity 0.08 exposed pad (bottom view) 0.20 ref 1.00 0.85 0.80 0.05 max 0.02 nom seating plane 12 max top view 0.60 max 0.60 max pin 1 indicator 0.50 ref pin 1 indicator 0.22 min 7.10 7.00 sq 6.90 6.85 6.75 sq 6.65 02-23-2010-c figure 77 . 48 - lead lead frame chip scale package [lfcsp_vq] 7 mm 7 mm body, very thin quad cp - 48 -8 dimensions shown in millimete rs ordering guide model 1 temperature range package description package option AD9517-0abcpz ?40c to +85c 48- lead lead frame chip scale package (lfcsp_vq) cp-48-8 AD9517-0abcpz- rl7 ?40c to +85c 48- lead lead frame chip scale package (lfcsp_vq) cp-48-8 AD9517-0a/pcbz evaluation board 1 z = rohs compliant part.
ad9517 -0 data sheet rev. e | page 80 of 80 notes ? 2007 C 2013 analog devices, inc. all rights reserved. trademarks and registered trademarks are the property of their respective owners. d06424 -0- 3 /13(e)


▲Up To Search▲   

 
Price & Availability of AD9517-0

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X